diff options
author | dmcmahill <dmcmahill@pkgsrc.org> | 2002-12-08 04:21:43 +0000 |
---|---|---|
committer | dmcmahill <dmcmahill@pkgsrc.org> | 2002-12-08 04:21:43 +0000 |
commit | 1e48941c590b927a23bd34617a4be993641c2ab8 (patch) | |
tree | 88587b039b93e57336b4aa3101214b5da789d3b3 /cad/geda-docs | |
parent | c5b349c2e7f6132d341030d12c7a61b57b252d5a (diff) | |
download | pkgsrc-1e48941c590b927a23bd34617a4be993641c2ab8.tar.gz |
initial import of covered-current-20021127.
This is a development snapshot. Packages of the released/stable
versions will be imported as 'cad/covered' when available.
Covered is a Verilog code coverage analysis tool that can be useful
for determining how well a diagnostic test suite is covering the
design under test. Typically in the design verification work flow, a
design verification engineer will develop a self-checking test suite
to verify design elements/functions specified by a design's
specification document. When the test suite contains all of the tests
required by the design specification, the test writer may be asking
him/herself, "How much logic in the design is actually being
exercised?", "Does my test suite cover all of the logic under test?",
and "Am I done writing tests for the logic?". When the design
verification gets to this point, it is often useful to get some
metrics for determining logic coverage. This is where a code coverage
utility, such as Covered, is very useful.
Please note that this package is a development snapshot and while it
contains the latest and greatest features, it may be buggy as well.
There is a seperate package which is made of the stable releases.
Diffstat (limited to 'cad/geda-docs')
0 files changed, 0 insertions, 0 deletions