1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
|
/*
* This file and its contents are supplied under the terms of the
* Common Development and Distribution License ("CDDL"), version 1.0.
* You may only use this file in accordance with the terms of version
* 1.0 of the CDDL.
*
* A full copy of the text of the CDDL should have accompanied this
* source. A copy of the CDDL is also available via the Internet at
* http://www.illumos.org/license/CDDL.
*/
/*
* This file is part of the Chelsio T4 support code.
*
* Copyright (C) 2010-2013 Chelsio Communications. All rights reserved.
*
* This program is distributed in the hope that it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the LICENSE file included in this
* release for licensing terms and conditions.
*/
/*
* Copyright 2020 RackTop Systems, Inc.
* Copyright 2021 Oxide Computer Company
*/
#include <sys/ddi.h>
#include <sys/sunddi.h>
#include <sys/dlpi.h>
#include <sys/mac_provider.h>
#include <sys/mac_ether.h>
#include <sys/strsubr.h>
#include <sys/queue.h>
#include "common/common.h"
#include "common/t4_regs.h"
static int t4_mc_getstat(void *arg, uint_t stat, uint64_t *val);
static int t4_mc_start(void *arg);
static void t4_mc_stop(void *arg);
static int t4_mc_setpromisc(void *arg, boolean_t on);
static int t4_mc_multicst(void *arg, boolean_t add, const uint8_t *mcaddr);
static int t4_mc_unicst(void *arg, const uint8_t *ucaddr);
static boolean_t t4_mc_getcapab(void *arg, mac_capab_t cap, void *data);
static int t4_mc_setprop(void *arg, const char *name, mac_prop_id_t id,
uint_t size, const void *val);
static int t4_mc_getprop(void *arg, const char *name, mac_prop_id_t id,
uint_t size, void *val);
static void t4_mc_propinfo(void *arg, const char *name, mac_prop_id_t id,
mac_prop_info_handle_t ph);
static int t4_init_synchronized(struct port_info *pi);
static int t4_uninit_synchronized(struct port_info *pi);
static void propinfo(struct port_info *pi, const char *name,
mac_prop_info_handle_t ph);
static int getprop(struct port_info *pi, const char *name, uint_t size,
void *val);
static int setprop(struct port_info *pi, const char *name, const void *val);
mac_callbacks_t t4_m_callbacks = {
.mc_callbacks = MC_GETCAPAB | MC_PROPERTIES,
.mc_getstat = t4_mc_getstat,
.mc_start = t4_mc_start,
.mc_stop = t4_mc_stop,
.mc_setpromisc = t4_mc_setpromisc,
.mc_multicst = t4_mc_multicst,
.mc_unicst = t4_mc_unicst,
.mc_tx = t4_mc_tx,
.mc_getcapab = t4_mc_getcapab,
.mc_setprop = t4_mc_setprop,
.mc_getprop = t4_mc_getprop,
.mc_propinfo = t4_mc_propinfo,
};
/* I couldn't comeup with a better idea of not redefine
* another strcture and instead somehow reuse the earlier
* above structure and modify its members.
*/
mac_callbacks_t t4_m_ring_callbacks = {
.mc_callbacks = MC_GETCAPAB | MC_PROPERTIES,
.mc_getstat = t4_mc_getstat,
.mc_start = t4_mc_start,
.mc_stop = t4_mc_stop,
.mc_setpromisc =t4_mc_setpromisc,
.mc_multicst = t4_mc_multicst,
.mc_unicst = NULL, /* t4_addmac */
.mc_tx = NULL, /* t4_eth_tx */
.mc_getcapab = t4_mc_getcapab,
.mc_setprop = t4_mc_setprop,
.mc_getprop = t4_mc_getprop,
.mc_propinfo = t4_mc_propinfo,
};
#define T4PROP_TMR_IDX "_holdoff_timer_idx"
#define T4PROP_PKTC_IDX "_holdoff_pktc_idx"
#define T4PROP_MTU "_mtu"
#define T4PROP_HW_CSUM "_hw_csum"
#define T4PROP_HW_LSO "_hw_lso"
#define T4PROP_TX_PAUSE "_tx_pause"
#define T4PROP_RX_PAUSE "_rx_pause"
char *t4_priv_props[] = {
T4PROP_TMR_IDX,
T4PROP_PKTC_IDX,
#if MAC_VERSION == 1
/* MAC_VERSION 1 doesn't seem to use MAC_PROP_MTU, hmmmm */
T4PROP_MTU,
#endif
T4PROP_HW_CSUM,
T4PROP_HW_LSO,
T4PROP_TX_PAUSE,
T4PROP_RX_PAUSE,
NULL
};
static int
t4_mc_getstat(void *arg, uint_t stat, uint64_t *val)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
struct link_config *lc = &pi->link_cfg;
#define GET_STAT(name) \
t4_read_reg64(sc, PORT_REG(pi->tx_chan, A_MPS_PORT_STAT_##name##_L))
switch (stat) {
case MAC_STAT_IFSPEED:
if (lc->link_ok != 0) {
*val = t4_link_fwcap_to_speed(lc->link_caps);
*val *= 1000000;
} else
*val = 0;
break;
case MAC_STAT_MULTIRCV:
*val = GET_STAT(RX_PORT_MCAST);
break;
case MAC_STAT_BRDCSTRCV:
*val = GET_STAT(RX_PORT_BCAST);
break;
case MAC_STAT_MULTIXMT:
*val = GET_STAT(TX_PORT_MCAST);
break;
case MAC_STAT_BRDCSTXMT:
*val = GET_STAT(TX_PORT_BCAST);
break;
case MAC_STAT_NORCVBUF:
*val = 0; /* TODO should come from rxq->nomem */
break;
case MAC_STAT_IERRORS:
*val = GET_STAT(RX_PORT_MTU_ERROR) +
GET_STAT(RX_PORT_MTU_CRC_ERROR) +
GET_STAT(RX_PORT_CRC_ERROR) +
GET_STAT(RX_PORT_LEN_ERROR) +
GET_STAT(RX_PORT_SYM_ERROR) +
GET_STAT(RX_PORT_LESS_64B);
break;
case MAC_STAT_UNKNOWNS:
return (ENOTSUP);
case MAC_STAT_NOXMTBUF:
*val = GET_STAT(TX_PORT_DROP);
break;
case MAC_STAT_OERRORS:
*val = GET_STAT(TX_PORT_ERROR);
break;
case MAC_STAT_COLLISIONS:
return (ENOTSUP);
case MAC_STAT_RBYTES:
*val = GET_STAT(RX_PORT_BYTES);
break;
case MAC_STAT_IPACKETS:
*val = GET_STAT(RX_PORT_FRAMES);
break;
case MAC_STAT_OBYTES:
*val = GET_STAT(TX_PORT_BYTES);
break;
case MAC_STAT_OPACKETS:
*val = GET_STAT(TX_PORT_FRAMES);
break;
case ETHER_STAT_ALIGN_ERRORS:
return (ENOTSUP);
case ETHER_STAT_FCS_ERRORS:
*val = GET_STAT(RX_PORT_CRC_ERROR);
break;
case ETHER_STAT_FIRST_COLLISIONS:
case ETHER_STAT_MULTI_COLLISIONS:
case ETHER_STAT_SQE_ERRORS:
case ETHER_STAT_DEFER_XMTS:
case ETHER_STAT_TX_LATE_COLLISIONS:
case ETHER_STAT_EX_COLLISIONS:
return (ENOTSUP);
case ETHER_STAT_MACXMT_ERRORS:
*val = GET_STAT(TX_PORT_ERROR);
break;
case ETHER_STAT_CARRIER_ERRORS:
return (ENOTSUP);
case ETHER_STAT_TOOLONG_ERRORS:
*val = GET_STAT(RX_PORT_MTU_ERROR);
break;
case ETHER_STAT_MACRCV_ERRORS:
*val = GET_STAT(RX_PORT_MTU_ERROR) +
GET_STAT(RX_PORT_MTU_CRC_ERROR) +
GET_STAT(RX_PORT_CRC_ERROR) +
GET_STAT(RX_PORT_LEN_ERROR) +
GET_STAT(RX_PORT_SYM_ERROR) +
GET_STAT(RX_PORT_LESS_64B);
break;
case ETHER_STAT_XCVR_ADDR:
case ETHER_STAT_XCVR_ID:
case ETHER_STAT_XCVR_INUSE:
return (ENOTSUP);
case ETHER_STAT_CAP_100GFDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_100G);
break;
case ETHER_STAT_CAP_50GFDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_50G);
break;
case ETHER_STAT_CAP_40GFDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_40G);
break;
case ETHER_STAT_CAP_25GFDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_25G);
break;
case ETHER_STAT_CAP_10GFDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_10G);
break;
case ETHER_STAT_CAP_1000FDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_1G);
break;
case ETHER_STAT_CAP_100FDX:
*val = !!(lc->pcaps & FW_PORT_CAP32_SPEED_100M);
break;
case ETHER_STAT_CAP_1000HDX:
case ETHER_STAT_CAP_100HDX:
case ETHER_STAT_CAP_10FDX:
case ETHER_STAT_CAP_10HDX:
return (ENOTSUP);
case ETHER_STAT_CAP_ASMPAUSE:
*val = !!(lc->pcaps & FW_PORT_CAP32_FC_RX);
break;
case ETHER_STAT_CAP_PAUSE:
*val = !!(lc->pcaps & FW_PORT_CAP32_FC_TX);
break;
case ETHER_STAT_CAP_AUTONEG:
*val = !!(lc->pcaps & FW_PORT_CAP32_ANEG);
break;
/*
* We have set flow control configuration based on tx_pause and rx_pause
* values supported through ndd. Now, we need to translate the settings
* we have in link_config structure to adv_cap_asmpause and
* adv_cap_pause.
*
* There are 4 combinations possible and the translation is as below:
* tx_pause = 0 => We don't send pause frames during Rx congestion
* tx_pause = 1 => We send pause frames during Rx congestion
* rx_pause = 0 => We ignore received pause frames
* rx_pause = 1 => We pause transmission when we receive pause frames
*
* +----------------------------+----------------------------------+
* | tx_pause | rx_pause | adv_cap_asmpause | adv_cap_pause |
* +-------------------------+-------------------------------------+
* | 0 | 0 | 0 | 0 |
* | 0 | 1 | 1 | 0 |
* | 1 | 0 | 1 | 1 |
* | 1 | 1 | 0 | 1 |
* +----------------------------+----------------------------------+
*/
/* Advertised asymmetric pause capability */
case ETHER_STAT_ADV_CAP_ASMPAUSE:
if (lc->pcaps & FW_PORT_CAP32_802_3_ASM_DIR)
*val = !!(lc->admin_caps & FW_PORT_CAP32_802_3_ASM_DIR);
else
*val = (!!(lc->admin_caps & FW_PORT_CAP32_FC_TX)) ^
(!!(lc->admin_caps & FW_PORT_CAP32_FC_RX));
break;
/* Advertised pause capability */
case ETHER_STAT_ADV_CAP_PAUSE:
if (lc->pcaps & FW_PORT_CAP32_802_3_PAUSE)
*val = !!(lc->admin_caps & FW_PORT_CAP32_802_3_PAUSE);
else
*val = !!(lc->admin_caps & FW_PORT_CAP32_FC_TX);
break;
case ETHER_STAT_ADV_CAP_100GFDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_100G);
break;
case ETHER_STAT_ADV_CAP_50GFDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_50G);
break;
case ETHER_STAT_ADV_CAP_40GFDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_40G);
break;
case ETHER_STAT_ADV_CAP_25GFDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_25G);
break;
case ETHER_STAT_ADV_CAP_10GFDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_10G);
break;
case ETHER_STAT_ADV_CAP_1000FDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_1G);
break;
case ETHER_STAT_ADV_CAP_100FDX:
*val = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_100M);
break;
case ETHER_STAT_ADV_CAP_AUTONEG:
*val = !!(lc->admin_caps & FW_PORT_CAP32_ANEG);
break;
case ETHER_STAT_ADV_CAP_1000HDX:
case ETHER_STAT_ADV_CAP_100HDX:
case ETHER_STAT_ADV_CAP_10FDX:
case ETHER_STAT_ADV_CAP_10HDX:
return (ENOTSUP); /* TODO */
case ETHER_STAT_LP_CAP_ASMPAUSE:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
if (lc->pcaps & FW_PORT_CAP32_802_3_ASM_DIR)
*val = !!(lc->lpacaps & FW_PORT_CAP32_802_3_ASM_DIR);
else
*val = (!!(lc->lpacaps & FW_PORT_CAP32_FC_TX)) ^
(!!(lc->lpacaps & FW_PORT_CAP32_FC_RX));
break;
case ETHER_STAT_LP_CAP_PAUSE:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
if (lc->pcaps & FW_PORT_CAP32_802_3_PAUSE)
*val = !!(lc->lpacaps & FW_PORT_CAP32_802_3_PAUSE);
else
*val = !!(lc->lpacaps & FW_PORT_CAP32_FC_TX);
break;
case ETHER_STAT_LP_CAP_100GFDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_100G);
break;
case ETHER_STAT_LP_CAP_50GFDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_50G);
break;
case ETHER_STAT_LP_CAP_40GFDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_40G);
break;
case ETHER_STAT_LP_CAP_25GFDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_25G);
break;
case ETHER_STAT_LP_CAP_10GFDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_10G);
break;
case ETHER_STAT_LP_CAP_1000FDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_1G);
break;
case ETHER_STAT_LP_CAP_100FDX:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_SPEED_100M);
break;
case ETHER_STAT_LP_CAP_AUTONEG:
if (!(lc->acaps & FW_PORT_CAP32_ANEG))
return (ENOTSUP);
*val = !!(lc->lpacaps & FW_PORT_CAP32_ANEG);
break;
case ETHER_STAT_LP_CAP_1000HDX:
case ETHER_STAT_LP_CAP_100HDX:
case ETHER_STAT_LP_CAP_10FDX:
case ETHER_STAT_LP_CAP_10HDX:
return (ENOTSUP);
case ETHER_STAT_LINK_ASMPAUSE:
*val = (!!(lc->link_caps & FW_PORT_CAP32_FC_TX)) ^
(!!(lc->link_caps & FW_PORT_CAP32_FC_RX));
break;
case ETHER_STAT_LINK_PAUSE:
*val = !!(lc->link_caps & FW_PORT_CAP32_FC_TX);
break;
case ETHER_STAT_LINK_AUTONEG:
*val = !!(lc->link_caps & FW_PORT_CAP32_ANEG);
break;
case ETHER_STAT_LINK_DUPLEX:
if (lc->link_ok != 0)
*val = LINK_DUPLEX_FULL;
else
*val = LINK_DUPLEX_UNKNOWN;
break;
default:
#ifdef DEBUG
cxgb_printf(pi->dip, CE_NOTE, "stat %d not implemented.", stat);
#endif
return (ENOTSUP);
}
#undef GET_STAT
return (0);
}
static int
t4_mc_start(void *arg)
{
struct port_info *pi = arg;
int rc;
rc = begin_synchronized_op(pi, 0, 1);
if (rc != 0)
return (rc);
rc = t4_init_synchronized(pi);
end_synchronized_op(pi, 0);
return (rc);
}
static void
t4_mc_stop(void *arg)
{
struct port_info *pi = arg;
while (begin_synchronized_op(pi, 0, 1) != 0)
continue;
(void) t4_uninit_synchronized(pi);
end_synchronized_op(pi, 0);
}
static int
t4_mc_setpromisc(void *arg, boolean_t on)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
int rc;
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_set_rxmode(sc, sc->mbox, pi->viid, -1, on ? 1 : 0, -1, -1, -1,
false);
end_synchronized_op(pi, 1);
return (rc);
}
/*
* TODO: Starts failing as soon as the 336 entry table fills up. Need to use
* hash in that case.
*/
static int
t4_mc_multicst(void *arg, boolean_t add, const uint8_t *mcaddr)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
struct fw_vi_mac_cmd c;
int len16, rc;
len16 = howmany(sizeof (c.op_to_viid) + sizeof (c.freemacs_to_len16) +
sizeof (c.u.exact[0]), 16);
c.op_to_viid = htonl(V_FW_CMD_OP(FW_VI_MAC_CMD) | F_FW_CMD_REQUEST |
F_FW_CMD_WRITE | V_FW_VI_MAC_CMD_VIID(pi->viid));
c.freemacs_to_len16 = htonl(V_FW_CMD_LEN16(len16));
c.u.exact[0].valid_to_idx = htons(F_FW_VI_MAC_CMD_VALID |
V_FW_VI_MAC_CMD_IDX(add ? FW_VI_MAC_ADD_MAC :
FW_VI_MAC_MAC_BASED_FREE));
bcopy(mcaddr, &c.u.exact[0].macaddr, ETHERADDRL);
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_wr_mbox_meat(sc, sc->mbox, &c, len16 * 16, &c, true);
end_synchronized_op(pi, 1);
if (rc != 0)
return (rc);
#ifdef DEBUG
/*
* TODO: Firmware doesn't seem to return the correct index on removal
* (it gives back 0x3fd FW_VI_MAC_MAC_BASED_FREE unchanged. Remove this
* code once it is fixed.
*/
else {
uint16_t idx;
idx = G_FW_VI_MAC_CMD_IDX(ntohs(c.u.exact[0].valid_to_idx));
cxgb_printf(pi->dip, CE_NOTE,
"%02x:%02x:%02x:%02x:%02x:%02x %s %d", mcaddr[0],
mcaddr[1], mcaddr[2], mcaddr[3], mcaddr[4], mcaddr[5],
add ? "added at index" : "removed from index", idx);
}
#endif
return (0);
}
int
t4_mc_unicst(void *arg, const uint8_t *ucaddr)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
int rc;
if (ucaddr == NULL)
return (EINVAL);
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
/* We will support adding only one mac address */
if (pi->adapter->props.multi_rings && pi->macaddr_cnt) {
end_synchronized_op(pi, 1);
return (ENOSPC);
}
rc = t4_change_mac(sc, sc->mbox, pi->viid, pi->xact_addr_filt, ucaddr,
true, &pi->smt_idx);
if (rc < 0)
rc = -rc;
else {
pi->macaddr_cnt++;
pi->xact_addr_filt = rc;
rc = 0;
}
end_synchronized_op(pi, 1);
return (rc);
}
int
t4_addmac(void *arg, const uint8_t *ucaddr)
{
return (t4_mc_unicst(arg, ucaddr));
}
static int
t4_remmac(void *arg, const uint8_t *mac_addr)
{
struct port_info *pi = arg;
int rc;
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
pi->macaddr_cnt--;
end_synchronized_op(pi, 1);
return (0);
}
/*
* Callback funtion for MAC layer to register all groups.
*/
void
t4_fill_group(void *arg, mac_ring_type_t rtype, const int rg_index,
mac_group_info_t *infop, mac_group_handle_t gh)
{
struct port_info *pi = arg;
switch (rtype) {
case MAC_RING_TYPE_RX: {
infop->mgi_driver = (mac_group_driver_t)arg;
infop->mgi_start = NULL;
infop->mgi_stop = NULL;
infop->mgi_addmac = t4_addmac;
infop->mgi_remmac = t4_remmac;
infop->mgi_count = pi->nrxq;
break;
}
case MAC_RING_TYPE_TX:
default:
ASSERT(0);
break;
}
}
static int
t4_ring_start(mac_ring_driver_t rh, uint64_t mr_gen_num)
{
struct sge_rxq *rxq = (struct sge_rxq *)rh;
RXQ_LOCK(rxq);
rxq->ring_gen_num = mr_gen_num;
RXQ_UNLOCK(rxq);
return (0);
}
/*
* Enable interrupt on the specificed rx ring.
*/
int
t4_ring_intr_enable(mac_intr_handle_t intrh)
{
struct sge_rxq *rxq = (struct sge_rxq *)intrh;
struct adapter *sc = rxq->port->adapter;
struct sge_iq *iq;
iq = &rxq->iq;
RXQ_LOCK(rxq);
iq->polling = 0;
iq->state = IQS_IDLE;
t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS),
V_SEINTARM(iq->intr_params) | V_INGRESSQID(iq->cntxt_id));
RXQ_UNLOCK(rxq);
return (0);
}
/*
* Disable interrupt on the specificed rx ring.
*/
int
t4_ring_intr_disable(mac_intr_handle_t intrh)
{
struct sge_rxq *rxq = (struct sge_rxq *)intrh;
struct sge_iq *iq;
/* Nothing to be done here wrt interrupt, as it
* will not fire, until we write back to
* A_SGE_PF_GTS.SEIntArm in t4_ring_intr_enable.
*/
iq = &rxq->iq;
RXQ_LOCK(rxq);
iq->polling = 1;
iq->state = IQS_BUSY;
RXQ_UNLOCK(rxq);
return (0);
}
mblk_t *
t4_poll_ring(void *arg, int n_bytes)
{
struct sge_rxq *rxq = (struct sge_rxq *)arg;
mblk_t *mp = NULL;
ASSERT(n_bytes >= 0);
if (n_bytes == 0)
return (NULL);
RXQ_LOCK(rxq);
mp = t4_ring_rx(rxq, n_bytes);
RXQ_UNLOCK(rxq);
return (mp);
}
/*
* Retrieve a value for one of the statistics for a particular rx ring
*/
int
t4_rx_stat(mac_ring_driver_t rh, uint_t stat, uint64_t *val)
{
struct sge_rxq *rxq = (struct sge_rxq *)rh;
switch (stat) {
case MAC_STAT_RBYTES:
*val = rxq->rxbytes;
break;
case MAC_STAT_IPACKETS:
*val = rxq->rxpkts;
break;
default:
*val = 0;
return (ENOTSUP);
}
return (0);
}
/*
* Retrieve a value for one of the statistics for a particular tx ring
*/
int
t4_tx_stat(mac_ring_driver_t rh, uint_t stat, uint64_t *val)
{
struct sge_txq *txq = (struct sge_txq *)rh;
switch (stat) {
case MAC_STAT_RBYTES:
*val = txq->txbytes;
break;
case MAC_STAT_IPACKETS:
*val = txq->txpkts;
break;
default:
*val = 0;
return (ENOTSUP);
}
return (0);
}
/*
* Callback funtion for MAC layer to register all rings
* for given ring_group, noted by group_index.
* Since we have only one group, ring index becomes
* absolute index.
*/
void
t4_fill_ring(void *arg, mac_ring_type_t rtype, const int group_index,
const int ring_index, mac_ring_info_t *infop, mac_ring_handle_t rh)
{
struct port_info *pi = arg;
mac_intr_t *mintr;
switch (rtype) {
case MAC_RING_TYPE_RX: {
struct sge_rxq *rxq;
rxq = &pi->adapter->sge.rxq[pi->first_rxq + ring_index];
rxq->ring_handle = rh;
infop->mri_driver = (mac_ring_driver_t)rxq;
infop->mri_start = t4_ring_start;
infop->mri_stop = NULL;
infop->mri_poll = t4_poll_ring;
infop->mri_stat = t4_rx_stat;
mintr = &infop->mri_intr;
mintr->mi_handle = (mac_intr_handle_t)rxq;
mintr->mi_enable = t4_ring_intr_enable;
mintr->mi_disable = t4_ring_intr_disable;
break;
}
case MAC_RING_TYPE_TX: {
struct sge_txq *txq = &pi->adapter->sge.txq[pi->first_txq + ring_index];
txq->ring_handle = rh;
infop->mri_driver = (mac_ring_driver_t)txq;
infop->mri_start = NULL;
infop->mri_stop = NULL;
infop->mri_tx = t4_eth_tx;
infop->mri_stat = t4_tx_stat;
break;
}
default:
ASSERT(0);
break;
}
}
mblk_t *
t4_mc_tx(void *arg, mblk_t *m)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
struct sge_txq *txq = &sc->sge.txq[pi->first_txq];
return (t4_eth_tx(txq, m));
}
static int
t4_mc_transceiver_info(void *arg, uint_t id, mac_transceiver_info_t *infop)
{
struct port_info *pi = arg;
if (id != 0 || infop == NULL)
return (EINVAL);
switch (pi->mod_type) {
case FW_PORT_MOD_TYPE_NONE:
mac_transceiver_info_set_present(infop, B_FALSE);
break;
case FW_PORT_MOD_TYPE_NOTSUPPORTED:
mac_transceiver_info_set_present(infop, B_TRUE);
mac_transceiver_info_set_usable(infop, B_FALSE);
break;
default:
mac_transceiver_info_set_present(infop, B_TRUE);
mac_transceiver_info_set_usable(infop, B_TRUE);
break;
}
return (0);
}
static int
t4_mc_transceiver_read(void *arg, uint_t id, uint_t page, void *bp,
size_t nbytes, off_t offset, size_t *nread)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
int rc;
size_t i, maxread;
/* LINTED: E_FUNC_VAR_UNUSED */
struct fw_ldst_cmd ldst __unused;
if (id != 0 || bp == NULL || nbytes == 0 || nread == NULL ||
(page != 0xa0 && page != 0xa2) || offset < 0)
return (EINVAL);
if (nbytes > 256 || offset >= 256 || (offset + nbytes > 256))
return (EINVAL);
rc = begin_synchronized_op(pi, 0, 1);
if (rc != 0)
return (rc);
/*
* Firmware has a maximum size that we can read. Don't read more than it
* allows.
*/
maxread = sizeof (ldst.u.i2c.data);
for (i = 0; i < nbytes; i += maxread) {
size_t toread = MIN(maxread, nbytes - i);
rc = -t4_i2c_rd(sc, sc->mbox, pi->port_id, page, offset, toread,
bp);
if (rc != 0)
break;
offset += toread;
bp = (void *)((uintptr_t)bp + toread);
}
end_synchronized_op(pi, 0);
if (rc == 0)
*nread = nbytes;
return (rc);
}
static int
t4_port_led_set(void *arg, mac_led_mode_t mode, uint_t flags)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
int val, rc;
if (flags != 0)
return (EINVAL);
switch (mode) {
case MAC_LED_DEFAULT:
val = 0;
break;
case MAC_LED_IDENT:
val = 0xffff;
break;
default:
return (ENOTSUP);
}
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_identify_port(sc, sc->mbox, pi->viid, val);
end_synchronized_op(pi, 1);
return (rc);
}
static boolean_t
t4_mc_getcapab(void *arg, mac_capab_t cap, void *data)
{
struct port_info *pi = arg;
boolean_t status = B_TRUE;
mac_capab_transceiver_t *mct;
mac_capab_led_t *mcl;
switch (cap) {
case MAC_CAPAB_HCKSUM:
if (pi->features & CXGBE_HW_CSUM) {
uint32_t *d = data;
*d = HCKSUM_INET_FULL_V4 | HCKSUM_IPHDRCKSUM |
HCKSUM_INET_FULL_V6;
} else
status = B_FALSE;
break;
case MAC_CAPAB_LSO:
/* Enabling LSO requires Checksum offloading */
if (pi->features & CXGBE_HW_LSO &&
pi->features & CXGBE_HW_CSUM) {
mac_capab_lso_t *d = data;
d->lso_flags = LSO_TX_BASIC_TCP_IPV4 |
LSO_TX_BASIC_TCP_IPV6;
d->lso_basic_tcp_ipv4.lso_max = 65535;
d->lso_basic_tcp_ipv6.lso_max = 65535;
} else
status = B_FALSE;
break;
case MAC_CAPAB_RINGS: {
mac_capab_rings_t *cap_rings = data;
if (!pi->adapter->props.multi_rings) {
status = B_FALSE;
break;
}
switch (cap_rings->mr_type) {
case MAC_RING_TYPE_RX:
cap_rings->mr_group_type = MAC_GROUP_TYPE_STATIC;
cap_rings->mr_rnum = pi->nrxq;
cap_rings->mr_gnum = 1;
cap_rings->mr_rget = t4_fill_ring;
cap_rings->mr_gget = t4_fill_group;
cap_rings->mr_gaddring = NULL;
cap_rings->mr_gremring = NULL;
break;
case MAC_RING_TYPE_TX:
cap_rings->mr_group_type = MAC_GROUP_TYPE_STATIC;
cap_rings->mr_rnum = pi->ntxq;
cap_rings->mr_gnum = 0;
cap_rings->mr_rget = t4_fill_ring;
cap_rings->mr_gget = NULL;
break;
}
break;
}
case MAC_CAPAB_TRANSCEIVER:
mct = data;
mct->mct_flags = 0;
mct->mct_ntransceivers = 1;
mct->mct_info = t4_mc_transceiver_info;
mct->mct_read = t4_mc_transceiver_read;
break;
case MAC_CAPAB_LED:
mcl = data;
mcl->mcl_flags = 0;
mcl->mcl_modes = MAC_LED_DEFAULT | MAC_LED_IDENT;
mcl->mcl_set = t4_port_led_set;
break;
default:
status = B_FALSE; /* cap not supported */
}
return (status);
}
static void t4_mac_link_caps_to_flowctrl(fw_port_cap32_t caps,
link_flowctrl_t *fc)
{
u8 pause_tx = 0, pause_rx = 0;
if (caps & FW_PORT_CAP32_FC_TX)
pause_tx = 1;
if (caps & FW_PORT_CAP32_FC_RX)
pause_rx = 1;
if (pause_rx & pause_tx)
*fc = LINK_FLOWCTRL_BI;
else if (pause_tx)
*fc = LINK_FLOWCTRL_TX;
else if (pause_rx)
*fc = LINK_FLOWCTRL_RX;
else
*fc = LINK_FLOWCTRL_NONE;
}
static int t4_mac_flowctrl_to_link_caps(struct port_info *pi,
link_flowctrl_t fc,
fw_port_cap32_t *new_caps)
{
cc_pause_t pause = 0;
switch (fc) {
case LINK_FLOWCTRL_BI:
pause |= PAUSE_TX | PAUSE_RX;
break;
case LINK_FLOWCTRL_TX:
pause |= PAUSE_TX;
break;
case LINK_FLOWCTRL_RX:
pause |= PAUSE_RX;
break;
default:
break;
}
if (pi->link_cfg.admin_caps & FW_PORT_CAP32_ANEG)
pause |= PAUSE_AUTONEG;
return t4_link_set_pause(pi, pause, new_caps);
}
static link_fec_t t4_mac_port_caps_to_fec_cap(fw_port_cap32_t caps)
{
link_fec_t link_fec = 0;
if (caps & FW_PORT_CAP32_FEC_RS)
link_fec |= LINK_FEC_RS;
if (caps & FW_PORT_CAP32_FEC_BASER_RS)
link_fec |= LINK_FEC_BASE_R;
if (caps & FW_PORT_CAP32_FEC_NO_FEC)
link_fec |= LINK_FEC_NONE;
if ((link_fec & (link_fec - 1)) &&
!(caps & FW_PORT_CAP32_FORCE_FEC))
return LINK_FEC_AUTO;
return link_fec;
}
static void t4_mac_admin_caps_to_fec_cap(fw_port_cap32_t caps,
link_fec_t *fec)
{
*fec = t4_mac_port_caps_to_fec_cap(caps);
}
static void t4_mac_link_caps_to_fec_cap(fw_port_cap32_t caps,
link_fec_t *fec)
{
link_fec_t link_fec;
caps &= ~FW_PORT_CAP32_FEC_NO_FEC;
link_fec = t4_mac_port_caps_to_fec_cap(caps);
*fec = link_fec ? link_fec : LINK_FEC_NONE;
}
static int t4_mac_fec_cap_to_link_caps(struct port_info *pi, link_fec_t v,
fw_port_cap32_t *new_caps)
{
cc_fec_t fec = 0;
if (v == LINK_FEC_AUTO) {
fec = FEC_AUTO;
goto out;
}
if (v & LINK_FEC_NONE) {
v &= ~LINK_FEC_NONE;
fec |= FEC_NONE;
}
if (v & LINK_FEC_RS) {
v &= ~LINK_FEC_RS;
fec |= FEC_RS;
}
if (v & LINK_FEC_BASE_R) {
v &= ~LINK_FEC_BASE_R;
fec |= FEC_BASER_RS;
}
if (v != 0)
return (-1);
ASSERT3S(fec, !=, 0);
fec |= FEC_FORCE;
out:
return t4_link_set_fec(pi, fec, new_caps);
}
/* ARGSUSED */
static int
t4_mc_setprop(void *arg, const char *name, mac_prop_id_t id, uint_t size,
const void *val)
{
struct port_info *pi = arg;
struct adapter *sc = pi->adapter;
struct link_config *lc = &pi->link_cfg;
fw_port_cap32_t new_caps = lc->admin_caps;
int relink = 0, rx_mode = 0, rc = 0;
uint32_t v32 = *(uint32_t *)val;
uint8_t v8 = *(uint8_t *)val;
link_flowctrl_t fc;
link_fec_t fec;
switch (id) {
case MAC_PROP_AUTONEG:
rc = t4_link_set_autoneg(pi, v8, &new_caps);
relink = 1;
break;
case MAC_PROP_MTU:
if (v32 < 46 || v32 > MAX_MTU) {
rc = EINVAL;
} else if (v32 != pi->mtu) {
pi->mtu = v32;
(void) mac_maxsdu_update(pi->mh, v32);
rx_mode = 1;
}
break;
case MAC_PROP_FLOWCTRL:
fc = *(link_flowctrl_t *)val;
rc = t4_mac_flowctrl_to_link_caps(pi, fc, &new_caps);
relink = 1;
break;
case MAC_PROP_EN_FEC_CAP:
fec = *(link_fec_t *)val;
rc = t4_mac_fec_cap_to_link_caps(pi, fec, &new_caps);
relink = 1;
break;
case MAC_PROP_EN_100GFDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_100G, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_EN_50GFDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_50G, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_EN_40GFDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_40G, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_EN_25GFDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_25G, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_EN_10GFDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_10G, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_EN_1000FDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_1G, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_EN_100FDX_CAP:
rc = t4_link_set_speed(pi, FW_PORT_CAP32_SPEED_100M, v8,
&new_caps);
relink = 1;
break;
case MAC_PROP_PRIVATE:
rc = setprop(pi, name, val);
break;
default:
rc = ENOTSUP;
break;
}
if (rc != 0)
return (rc);
if (isset(&sc->open_device_map, pi->port_id) != 0) {
if (relink != 0) {
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_link_l1cfg(sc, sc->mbox, pi->tx_chan, lc,
new_caps);
end_synchronized_op(pi, 1);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN,
"%s link config failed: %d",
__func__, rc);
return (rc);
}
}
if (rx_mode != 0) {
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_set_rxmode(sc, sc->mbox, pi->viid, v32, -1,
-1, -1, -1, false);
end_synchronized_op(pi, 1);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN,
"set_rxmode failed: %d", rc);
return (rc);
}
}
}
if (relink != 0)
lc->admin_caps = new_caps;
return (0);
}
static int
t4_mc_getprop(void *arg, const char *name, mac_prop_id_t id, uint_t size,
void *val)
{
struct port_info *pi = arg;
struct link_config *lc = &pi->link_cfg;
uint8_t *u = val;
int rc = 0;
switch (id) {
case MAC_PROP_DUPLEX:
*(link_duplex_t *)val = lc->link_ok ? LINK_DUPLEX_FULL :
LINK_DUPLEX_UNKNOWN;
break;
case MAC_PROP_SPEED:
if (lc->link_ok != 0) {
*(uint64_t *)val = t4_link_fwcap_to_speed(lc->link_caps);
*(uint64_t *)val *= 1000000;
} else {
*(uint64_t *)val = 0;
}
break;
case MAC_PROP_STATUS:
*(link_state_t *)val = lc->link_ok ? LINK_STATE_UP :
LINK_STATE_DOWN;
break;
case MAC_PROP_AUTONEG:
*u = !!(lc->link_caps & FW_PORT_CAP32_ANEG);
break;
case MAC_PROP_MTU:
*(uint32_t *)val = pi->mtu;
break;
case MAC_PROP_FLOWCTRL:
t4_mac_link_caps_to_flowctrl(lc->link_caps, val);
break;
case MAC_PROP_ADV_FEC_CAP:
t4_mac_link_caps_to_fec_cap(lc->link_caps, val);
break;
case MAC_PROP_EN_FEC_CAP:
t4_mac_admin_caps_to_fec_cap(lc->admin_caps, val);
break;
case MAC_PROP_ADV_100GFDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_100G);
break;
case MAC_PROP_EN_100GFDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_100G);
break;
case MAC_PROP_ADV_50GFDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_50G);
break;
case MAC_PROP_EN_50GFDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_50G);
break;
case MAC_PROP_ADV_40GFDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_40G);
break;
case MAC_PROP_EN_40GFDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_40G);
break;
case MAC_PROP_ADV_25GFDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_25G);
break;
case MAC_PROP_EN_25GFDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_25G);
break;
case MAC_PROP_ADV_10GFDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_10G);
break;
case MAC_PROP_EN_10GFDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_10G);
break;
case MAC_PROP_ADV_1000FDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_1G);
break;
case MAC_PROP_EN_1000FDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_1G);
break;
case MAC_PROP_ADV_100FDX_CAP:
*u = !!(lc->link_caps & FW_PORT_CAP32_SPEED_100M);
break;
case MAC_PROP_EN_100FDX_CAP:
*u = !!(lc->admin_caps & FW_PORT_CAP32_SPEED_100M);
break;
case MAC_PROP_PRIVATE:
return (getprop(pi, name, size, val));
default:
return (ENOTSUP);
}
return (rc);
}
static void
t4_mc_propinfo(void *arg, const char *name, mac_prop_id_t id,
mac_prop_info_handle_t ph)
{
struct port_info *pi = arg;
struct link_config *lc = &pi->link_cfg;
switch (id) {
case MAC_PROP_DUPLEX:
case MAC_PROP_SPEED:
case MAC_PROP_STATUS:
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_AUTONEG:
if (lc->pcaps & FW_PORT_CAP32_ANEG)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_MTU:
mac_prop_info_set_range_uint32(ph, 46, MAX_MTU);
break;
case MAC_PROP_FLOWCTRL:
mac_prop_info_set_default_link_flowctrl(ph, LINK_FLOWCTRL_BI);
break;
case MAC_PROP_EN_FEC_CAP:
mac_prop_info_set_default_fec(ph, LINK_FEC_AUTO);
break;
case MAC_PROP_ADV_FEC_CAP:
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
mac_prop_info_set_default_fec(ph, LINK_FEC_AUTO);
break;
case MAC_PROP_EN_100GFDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_100G)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_50GFDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_50G)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_40GFDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_40G)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_25GFDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_25G)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_10GFDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_10G)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_1000FDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_1G)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_100FDX_CAP:
if (lc->pcaps & FW_PORT_CAP32_SPEED_100M)
mac_prop_info_set_default_uint8(ph, 1);
else
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_ADV_100GFDX_CAP:
case MAC_PROP_ADV_50GFDX_CAP:
case MAC_PROP_ADV_40GFDX_CAP:
case MAC_PROP_ADV_25GFDX_CAP:
case MAC_PROP_ADV_10GFDX_CAP:
case MAC_PROP_ADV_1000FDX_CAP:
case MAC_PROP_ADV_100FDX_CAP:
mac_prop_info_set_perm(ph, MAC_PROP_PERM_READ);
break;
case MAC_PROP_PRIVATE:
propinfo(pi, name, ph);
break;
default:
break;
}
}
int
begin_synchronized_op(struct port_info *pi, int hold, int waitok)
{
struct adapter *sc = pi->adapter;
int rc = 0;
ADAPTER_LOCK(sc);
while (!IS_DOOMED(pi) && IS_BUSY(sc)) {
if (!waitok) {
rc = EBUSY;
goto failed;
} else if (cv_wait_sig(&sc->cv, &sc->lock) == 0) {
rc = EINTR;
goto failed;
}
}
if (IS_DOOMED(pi) != 0) { /* shouldn't happen on Solaris */
rc = ENXIO;
goto failed;
}
ASSERT(!IS_BUSY(sc));
/* LINTED: E_CONSTANT_CONDITION */
SET_BUSY(sc);
if (!hold)
ADAPTER_UNLOCK(sc);
return (0);
failed:
ADAPTER_UNLOCK(sc);
return (rc);
}
void
end_synchronized_op(struct port_info *pi, int held)
{
struct adapter *sc = pi->adapter;
if (!held)
ADAPTER_LOCK(sc);
ADAPTER_LOCK_ASSERT_OWNED(sc);
ASSERT(IS_BUSY(sc));
/* LINTED: E_CONSTANT_CONDITION */
CLR_BUSY(sc);
cv_signal(&sc->cv);
ADAPTER_UNLOCK(sc);
}
static int
t4_init_synchronized(struct port_info *pi)
{
struct adapter *sc = pi->adapter;
int rc = 0;
ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
if (isset(&sc->open_device_map, pi->port_id) != 0)
return (0); /* already running */
if (!(sc->flags & FULL_INIT_DONE) &&
((rc = adapter_full_init(sc)) != 0))
return (rc); /* error message displayed already */
if (!(pi->flags & PORT_INIT_DONE)) {
rc = port_full_init(pi);
if (rc != 0)
return (rc); /* error message displayed already */
} else
enable_port_queues(pi);
rc = -t4_set_rxmode(sc, sc->mbox, pi->viid, pi->mtu, 0, 0, 1, 0, false);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN, "set_rxmode failed: %d", rc);
goto done;
}
rc = t4_change_mac(sc, sc->mbox, pi->viid, pi->xact_addr_filt,
pi->hw_addr, true, &pi->smt_idx);
if (rc < 0) {
cxgb_printf(pi->dip, CE_WARN, "change_mac failed: %d", rc);
rc = -rc;
goto done;
} else
/* LINTED: E_ASSIGN_NARROW_CONV */
pi->xact_addr_filt = rc;
rc = -t4_link_l1cfg(sc, sc->mbox, pi->tx_chan, &pi->link_cfg,
pi->link_cfg.admin_caps);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN, "start_link failed: %d", rc);
goto done;
}
rc = -t4_enable_vi(sc, sc->mbox, pi->viid, true, true);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN, "enable_vi failed: %d", rc);
goto done;
}
/* all ok */
setbit(&sc->open_device_map, pi->port_id);
done:
if (rc != 0)
(void) t4_uninit_synchronized(pi);
return (rc);
}
/*
* Idempotent.
*/
static int
t4_uninit_synchronized(struct port_info *pi)
{
struct adapter *sc = pi->adapter;
int rc;
ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
/*
* Disable the VI so that all its data in either direction is discarded
* by the MPS. Leave everything else (the queues, interrupts, and 1Hz
* tick) intact as the TP can deliver negative advice or data that it's
* holding in its RAM (for an offloaded connection) even after the VI is
* disabled.
*/
rc = -t4_enable_vi(sc, sc->mbox, pi->viid, false, false);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN, "disable_vi failed: %d", rc);
return (rc);
}
disable_port_queues(pi);
clrbit(&sc->open_device_map, pi->port_id);
pi->link_cfg.link_ok = 0;
mac_link_update(pi->mh, LINK_STATE_UNKNOWN);
return (0);
}
static void
propinfo(struct port_info *pi, const char *name, mac_prop_info_handle_t ph)
{
struct adapter *sc = pi->adapter;
struct driver_properties *p = &sc->props;
struct link_config *lc = &pi->link_cfg;
int v;
char str[16];
if (strcmp(name, T4PROP_TMR_IDX) == 0)
v = is_10G_port(pi) ? p->tmr_idx_10g : p->tmr_idx_1g;
else if (strcmp(name, T4PROP_PKTC_IDX) == 0)
v = is_10G_port(pi) ? p->pktc_idx_10g : p->pktc_idx_1g;
else if (strcmp(name, T4PROP_HW_CSUM) == 0)
v = (pi->features & CXGBE_HW_CSUM) ? 1 : 0;
else if (strcmp(name, T4PROP_HW_LSO) == 0)
v = (pi->features & CXGBE_HW_LSO) ? 1 : 0;
else if (strcmp(name, T4PROP_TX_PAUSE) == 0)
v = (lc->pcaps & FW_PORT_CAP32_FC_TX) ? 1 : 0;
else if (strcmp(name, T4PROP_RX_PAUSE) == 0)
v = (lc->pcaps & FW_PORT_CAP32_FC_RX) ? 1 : 0;
#if MAC_VERSION == 1
else if (strcmp(name, T4PROP_MTU) == 0)
v = ETHERMTU;
#endif
else
return;
(void) snprintf(str, sizeof (str), "%d", v);
mac_prop_info_set_default_str(ph, str);
}
static int
getprop(struct port_info *pi, const char *name, uint_t size, void *val)
{
struct link_config *lc = &pi->link_cfg;
int v;
if (strcmp(name, T4PROP_TMR_IDX) == 0)
v = pi->tmr_idx;
else if (strcmp(name, T4PROP_PKTC_IDX) == 0)
v = pi->pktc_idx;
else if (strcmp(name, T4PROP_HW_CSUM) == 0)
v = (pi->features & CXGBE_HW_CSUM) ? 1 : 0;
else if (strcmp(name, T4PROP_HW_LSO) == 0)
v = (pi->features & CXGBE_HW_LSO) ? 1 : 0;
else if (strcmp(name, T4PROP_TX_PAUSE) == 0)
v = (lc->link_caps & FW_PORT_CAP32_FC_TX) ? 1 : 0;
else if (strcmp(name, T4PROP_RX_PAUSE) == 0)
v = (lc->link_caps & FW_PORT_CAP32_FC_RX) ? 1 : 0;
#if MAC_VERSION == 1
else if (strcmp(name, T4PROP_MTU) == 0)
v = pi->mtu;
#endif
else
return (ENOTSUP);
(void) snprintf(val, size, "%d", v);
return (0);
}
static int
setprop(struct port_info *pi, const char *name, const void *val)
{
struct link_config *lc = &pi->link_cfg;
fw_port_cap32_t new_caps = lc->admin_caps;
int i, rc = 0, relink = 0, rx_mode = 0;
struct adapter *sc = pi->adapter;
struct sge_rxq *rxq;
cc_pause_t fc = 0;
long v;
(void) ddi_strtol(val, NULL, 0, &v);
if (strcmp(name, T4PROP_TMR_IDX) == 0) {
if (v < 0 || v >= SGE_NTIMERS)
return (EINVAL);
if (v == pi->tmr_idx)
return (0);
/* LINTED: E_ASSIGN_NARROW_CONV */
pi->tmr_idx = v;
for_each_rxq(pi, i, rxq) {
rxq->iq.intr_params = V_QINTR_TIMER_IDX(v) |
V_QINTR_CNT_EN(pi->pktc_idx >= 0);
}
} else if (strcmp(name, T4PROP_PKTC_IDX) == 0) {
if (v >= SGE_NCOUNTERS)
return (EINVAL);
if (v == pi->pktc_idx || (v < 0 && pi->pktc_idx == -1))
return (0);
/* LINTED: E_ASSIGN_NARROW_CONV */
pi->pktc_idx = v < 0 ? -1 : v;
for_each_rxq(pi, i, rxq) {
rxq->iq.intr_params = V_QINTR_TIMER_IDX(pi->tmr_idx) |
/* takes effect right away */
V_QINTR_CNT_EN(v >= 0);
/* LINTED: E_ASSIGN_NARROW_CONV */
rxq->iq.intr_pktc_idx = v; /* this needs fresh plumb */
}
} else if (strcmp(name, T4PROP_HW_CSUM) == 0) {
if (v != 0 && v != 1)
return (EINVAL);
if (v == 1)
pi->features |= CXGBE_HW_CSUM;
else
pi->features &= ~CXGBE_HW_CSUM;
} else if (strcmp(name, T4PROP_HW_LSO) == 0) {
if (v != 0 && v != 1)
return (EINVAL);
if (v == 1)
pi->features |= CXGBE_HW_LSO;
else
pi->features &= ~CXGBE_HW_LSO;
} else if (strcmp(name, T4PROP_TX_PAUSE) == 0) {
if (v != 0 && v != 1)
return (EINVAL);
if ((new_caps & FW_PORT_CAP32_FC_TX) && (v == 1))
fc |= PAUSE_TX;
if (new_caps & FW_PORT_CAP32_FC_RX)
fc |= PAUSE_RX;
if (lc->admin_caps & FW_PORT_CAP32_ANEG)
fc |= PAUSE_AUTONEG;
t4_link_set_pause(pi, fc, &new_caps);
relink = 1;
} else if (strcmp(name, T4PROP_RX_PAUSE) == 0) {
if (v != 0 && v != 1)
return (EINVAL);
if (new_caps & FW_PORT_CAP32_FC_TX)
fc |= PAUSE_TX;
if ((new_caps & FW_PORT_CAP32_FC_RX) && (v == 1))
fc |= PAUSE_RX;
if (lc->admin_caps & FW_PORT_CAP32_ANEG)
fc |= PAUSE_AUTONEG;
t4_link_set_pause(pi, fc, &new_caps);
relink = 1;
}
#if MAC_VERSION == 1
else if (strcmp(name, T4PROP_MTU) == 0) {
if (v < 46 || v > MAX_MTU)
return (EINVAL);
if (v == pi->mtu)
return (0);
pi->mtu = (int)v;
(void) mac_maxsdu_update(pi->mh, v);
rx_mode = 1;
}
#endif
else
return (ENOTSUP);
if (!(relink || rx_mode))
return (0);
/* If we are here, either relink or rx_mode is 1 */
if (isset(&sc->open_device_map, pi->port_id) != 0) {
if (relink != 0) {
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_link_l1cfg(sc, sc->mbox, pi->tx_chan, lc,
new_caps);
end_synchronized_op(pi, 1);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN,
"%s link config failed: %d",
__func__, rc);
return (rc);
}
} else if (rx_mode != 0) {
rc = begin_synchronized_op(pi, 1, 1);
if (rc != 0)
return (rc);
rc = -t4_set_rxmode(sc, sc->mbox, pi->viid, v, -1, -1,
-1, -1, false);
end_synchronized_op(pi, 1);
if (rc != 0) {
cxgb_printf(pi->dip, CE_WARN,
"set_rxmode failed: %d", rc);
return (rc);
}
}
}
if (relink != 0)
lc->admin_caps = new_caps;
return (0);
}
void
t4_mc_init(struct port_info *pi)
{
pi->props = t4_priv_props;
}
void
t4_mc_cb_init(struct port_info *pi)
{
if (pi->adapter->props.multi_rings)
pi->mc = &t4_m_ring_callbacks;
else
pi->mc = &t4_m_callbacks;
}
void
t4_os_link_changed(struct adapter *sc, int idx, int link_stat)
{
struct port_info *pi = sc->port[idx];
mac_link_update(pi->mh, link_stat ? LINK_STATE_UP : LINK_STATE_DOWN);
}
/* ARGSUSED */
void
t4_mac_rx(struct port_info *pi, struct sge_rxq *rxq, mblk_t *m)
{
mac_rx(pi->mh, NULL, m);
}
void
t4_mac_tx_update(struct port_info *pi, struct sge_txq *txq)
{
if (pi->adapter->props.multi_rings)
mac_tx_ring_update(pi->mh, txq->ring_handle);
else
mac_tx_update(pi->mh);
}
|