1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
|
/*
* CDDL HEADER START
*
* The contents of this file are subject to the terms of the
* Common Development and Distribution License (the "License").
* You may not use this file except in compliance with the License.
*
* You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
* or http://www.opensolaris.org/os/licensing.
* See the License for the specific language governing permissions
* and limitations under the License.
*
* When distributing Covered Code, include this CDDL HEADER in each
* file and include the License file at usr/src/OPENSOLARIS.LICENSE.
* If applicable, add the following below this CDDL HEADER, with the
* fields enclosed by brackets "[]" replaced with your own identifying
* information: Portions Copyright [yyyy] [name of copyright owner]
*
* CDDL HEADER END
*/
/*
* Copyright 2007 Sun Microsystems, Inc. All rights reserved.
* Use is subject to license terms.
*/
#pragma ident "%Z%%M% %I% %E% SMI"
#include <sys/types.h>
#include <sys/stat.h>
#include <sys/sunndi.h>
#include <sys/pci.h>
#include <sys/pci_impl.h>
#include <sys/pci_cfgspace.h>
#include <sys/memlist.h>
#include <sys/bootconf.h>
#include <io/pci/mps_table.h>
#include <sys/pci_cfgspace.h>
#include <sys/pci_cfgspace_impl.h>
#include <sys/psw.h>
#include "../../../../common/pci/pci_strings.h"
#include <sys/apic.h>
#include <io/pciex/pcie_nvidia.h>
#include <sys/acpi/acpi.h>
#include <sys/acpica.h>
#define pci_getb (*pci_getb_func)
#define pci_getw (*pci_getw_func)
#define pci_getl (*pci_getl_func)
#define pci_putb (*pci_putb_func)
#define pci_putw (*pci_putw_func)
#define pci_putl (*pci_putl_func)
#define dcmn_err if (pci_boot_debug) cmn_err
#define CONFIG_INFO 0
#define CONFIG_UPDATE 1
#define CONFIG_NEW 2
#define CONFIG_FIX 3
#define COMPAT_BUFSIZE 512
/* See AMD-8111 Datasheet Rev 3.03, Page 149: */
#define LPC_IO_CONTROL_REG_1 0x40
#define AMD8111_ENABLENMI (uint8_t)0x80
#define DEVID_AMD8111_LPC 0x7468
struct pci_fixundo {
uint8_t bus;
uint8_t dev;
uint8_t fn;
void (*undofn)(uint8_t, uint8_t, uint8_t);
struct pci_fixundo *next;
};
extern int pci_bios_nbus;
static uchar_t max_dev_pci = 32; /* PCI standard */
int pci_boot_debug = 0;
extern struct memlist *find_bus_res(int, int);
static struct pci_fixundo *undolist = NULL;
/*
* Module prototypes
*/
static void enumerate_bus_devs(uchar_t bus, int config_op);
static void create_root_bus_dip(uchar_t bus);
static dev_info_t *process_devfunc(uchar_t, uchar_t, uchar_t, uchar_t,
ushort_t, int);
static void add_compatible(dev_info_t *, ushort_t, ushort_t,
ushort_t, ushort_t, uchar_t, uint_t, int);
static int add_reg_props(dev_info_t *, uchar_t, uchar_t, uchar_t, int, int);
static void add_ppb_props(dev_info_t *, uchar_t, uchar_t, uchar_t, int);
static void add_model_prop(dev_info_t *, uint_t);
static void add_bus_range_prop(int);
static void add_bus_slot_names_prop(int);
static void add_ppb_ranges_prop(int);
static void add_bus_available_prop(int);
static void fix_ppb_res(uchar_t);
static void alloc_res_array();
static void create_ioapic_node(int bus, int dev, int fn, ushort_t vendorid,
ushort_t deviceid);
extern int pci_slot_names_prop(int, char *, int);
/* set non-zero to force PCI peer-bus renumbering */
int pci_bus_always_renumber = 0;
/* get the subordinate bus # for a root/peer bus */
static int
pci_root_subbus(int bus, uchar_t *subbus)
{
ACPI_HANDLE hdl;
ACPI_BUFFER rb;
ACPI_RESOURCE *rp;
int rv;
if (pci_bus_res[bus].dip == NULL) {
/* non-used bus # */
return (AE_ERROR);
}
if (acpica_find_pciobj(pci_bus_res[bus].dip, &hdl) != AE_OK) {
cmn_err(CE_WARN, "!No ACPI obj for bus%d, ACPI OFF?\n", bus);
return (AE_ERROR);
}
rb.Length = ACPI_ALLOCATE_BUFFER;
if (AcpiGetCurrentResources(hdl, &rb) != AE_OK) {
cmn_err(CE_WARN, "!_CRS failed on pci%d\n", bus);
return (AE_ERROR);
}
rv = AE_ERROR;
for (rp = rb.Pointer; rp->Type != ACPI_RESOURCE_TYPE_END_TAG;
rp = ACPI_NEXT_RESOURCE(rp)) {
switch (rp->Type) {
case ACPI_RESOURCE_TYPE_ADDRESS16:
if (rp->Data.Address.ResourceType !=
ACPI_BUS_NUMBER_RANGE)
continue;
*subbus = (uchar_t)rp->Data.Address16.Maximum;
dcmn_err(CE_NOTE, "Address16,subbus=%d\n", *subbus);
break;
case ACPI_RESOURCE_TYPE_ADDRESS32:
if (rp->Data.Address.ResourceType !=
ACPI_BUS_NUMBER_RANGE)
continue;
*subbus = (uchar_t)rp->Data.Address32.Maximum;
dcmn_err(CE_NOTE, "Address32,subbus=%d\n", *subbus);
break;
case ACPI_RESOURCE_TYPE_ADDRESS64:
if (rp->Data.Address.ResourceType !=
ACPI_BUS_NUMBER_RANGE)
continue;
*subbus = (uchar_t)rp->Data.Address64.Maximum;
dcmn_err(CE_NOTE, "Address64,subbus=%d\n", *subbus);
break;
case ACPI_RESOURCE_TYPE_EXTENDED_ADDRESS64:
if (rp->Data.Address.ResourceType !=
ACPI_BUS_NUMBER_RANGE)
continue;
*subbus = (uchar_t)rp->Data.ExtAddress64.Maximum;
dcmn_err(CE_NOTE, "ExtAdr64,subbus=%d\n", *subbus);
break;
default:
dcmn_err(CE_NOTE, "rp->Type=%d\n", rp->Type);
continue;
}
/* found the bus-range resource */
dcmn_err(CE_NOTE, "pci%d, subbus=%d\n", bus, *subbus);
rv = AE_OK;
/* This breaks out of the resource scanning loop */
break;
}
AcpiOsFree(rb.Pointer);
if (rv != AE_OK)
cmn_err(CE_NOTE, "!No bus-range resource for pci%d\n", bus);
return (rv);
}
/*
* Enumerate all PCI devices
*/
void
pci_setup_tree()
{
uchar_t i, root_bus_addr = 0;
alloc_res_array();
for (i = 0; i <= pci_bios_nbus; i++) {
pci_bus_res[i].par_bus = (uchar_t)-1;
pci_bus_res[i].root_addr = (uchar_t)-1;
pci_bus_res[i].sub_bus = i;
}
pci_bus_res[0].root_addr = root_bus_addr++;
create_root_bus_dip(0);
enumerate_bus_devs(0, CONFIG_INFO);
/*
* Now enumerate peer busses
*
* We loop till pci_bios_nbus. On most systems, there is
* one more bus at the high end, which implements the ISA
* compatibility bus. We don't care about that.
*
* Note: In the old (bootconf) enumeration, the peer bus
* address did not use the bus number, and there were
* too many peer busses created. The root_bus_addr is
* used to maintain the old peer bus address assignment.
* However, we stop enumerating phantom peers with no
* device below.
*/
for (i = 1; i <= pci_bios_nbus; i++) {
if (pci_bus_res[i].dip == NULL) {
pci_bus_res[i].root_addr = root_bus_addr++;
}
enumerate_bus_devs(i, CONFIG_INFO);
/* add slot-names property for named pci hot-plug slots */
add_bus_slot_names_prop(i);
}
}
/*
* >0 = present, 0 = not present, <0 = error
*/
static int
pci_bbn_present(int bus)
{
ACPI_HANDLE hdl;
ACPI_BUFFER rb;
int rv;
/* no dip means no _BBN */
if (pci_bus_res[bus].dip == NULL)
return (0);
rv = acpica_find_pciobj(pci_bus_res[bus].dip, &hdl);
if (rv != AE_OK)
return (-1);
rb.Length = ACPI_ALLOCATE_BUFFER;
rv = AcpiEvaluateObject(hdl, "_BBN", NULL, &rb);
if (rb.Length > 0)
AcpiOsFree(rb.Pointer);
if (rv == AE_OK)
return (1);
else if (rv == AE_NOT_FOUND)
return (0);
else
return (-1);
}
/*
* Return non-zero if any PCI bus in the system has an associated
* _BBN object, 0 otherwise.
*/
static int
pci_roots_have_bbn(void)
{
int i;
/*
* Scan the PCI busses and look for at least 1 _BBN
*/
for (i = 0; i <= pci_bios_nbus; i++) {
/* skip non-root (peer) PCI busses */
if (pci_bus_res[i].par_bus != (uchar_t)-1)
continue;
if (pci_bbn_present(i) > 0)
return (1);
}
return (0);
}
/*
* return non-zero if the machine is one on which we renumber
* the internal pci unit-addresses
*/
static int
pci_bus_renumber()
{
ACPI_TABLE_HEADER *fadt;
if (pci_bus_always_renumber)
return (1);
/* get the FADT */
if (AcpiGetFirmwareTable(FADT_SIG, 1, ACPI_LOGICAL_ADDRESSING,
(ACPI_TABLE_HEADER **)&fadt) != AE_OK)
return (0);
/* compare OEM Table ID to "SUNm31" */
if (strncmp("SUNm31", fadt->OemId, 6))
return (0);
else
return (1);
}
/*
* Initial enumeration of the physical PCI bus hierarchy can
* leave 'gaps' in the order of peer PCI bus unit-addresses.
* Systems with more than one peer PCI bus *must* have an ACPI
* _BBN object associated with each peer bus; use the presence
* of this object to remove gaps in the numbering of the peer
* PCI bus unit-addresses - only peer busses with an associated
* _BBN are counted.
*/
static void
pci_renumber_root_busses(void)
{
int pci_regs[] = {0, 0, 0};
int i, root_addr = 0;
/*
* Currently, we only enable the re-numbering on specific
* Sun machines; this is a work-around for the more complicated
* issue of upgrade changing physical device paths
*/
if (!pci_bus_renumber())
return;
/*
* If we find no _BBN objects at all, we either don't need
* to do anything or can't do anything anyway
*/
if (!pci_roots_have_bbn())
return;
for (i = 0; i <= pci_bios_nbus; i++) {
/* skip non-root (peer) PCI busses */
if (pci_bus_res[i].par_bus != (uchar_t)-1)
continue;
if (pci_bbn_present(i) < 1) {
pci_bus_res[i].root_addr = (uchar_t)-1;
continue;
}
ASSERT(pci_bus_res[i].dip != NULL);
if (pci_bus_res[i].root_addr != root_addr) {
/* update reg property for node */
pci_bus_res[i].root_addr = root_addr;
pci_regs[0] = pci_bus_res[i].root_addr;
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
pci_bus_res[i].dip, "reg", (int *)pci_regs, 3);
}
root_addr++;
}
}
static void
remove_resource_range(struct memlist **list, int *ranges, int range_count)
{
struct range {
uint32_t base;
uint32_t len;
};
int index;
for (index = 0; index < range_count; index++) {
/* all done if list is or has become empty */
if (*list == NULL)
break;
(void) memlist_remove(list,
(uint64_t)((struct range *)ranges)[index].base,
(uint64_t)((struct range *)ranges)[index].len);
}
}
static void
remove_used_resources()
{
dev_info_t *used;
int *narray;
uint_t ncount;
int status;
int bus;
used = ddi_find_devinfo("used-resources", -1, 0);
if (used == NULL)
return;
status = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, used,
DDI_PROP_DONTPASS, "io-space", &narray, &ncount);
if (status == DDI_PROP_SUCCESS) {
for (bus = 0; bus <= pci_bios_nbus; bus++)
remove_resource_range(&pci_bus_res[bus].io_ports,
narray, ncount / 2);
ddi_prop_free(narray);
}
status = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, used,
DDI_PROP_DONTPASS, "device-memory", &narray, &ncount);
if (status == DDI_PROP_SUCCESS) {
for (bus = 0; bus <= pci_bios_nbus; bus++)
remove_resource_range(&pci_bus_res[bus].mem_space,
narray, ncount / 2);
ddi_prop_free(narray);
}
}
/*
* Assign i/o resources to unconfigured hotplug bridges after the first pass.
* It must be after the first pass in order to use the ports left over after
* accounting for i/o resources of bridges that have been configured by bios.
* We are expecting unconfigured bridges to be empty bridges otherwise
* this resource assignment needs to be done at an earlier stage.
*/
static void
fix_ppb_res(uchar_t secbus)
{
uchar_t bus, dev, func;
uint_t io_base, io_limit, io_size = 0x1000;
uint64_t addr = 0;
int *regp = NULL, rv;
uint_t reglen;
dev_info_t *dip;
dip = pci_bus_res[secbus].dip;
/* some entries may be empty due to discontiguous bus numbering */
if (dip == NULL)
return;
if (ddi_prop_get_int(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
"pci-hotplug-type", INBAND_HPC_NONE) == INBAND_HPC_NONE)
return;
rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
"reg", ®p, ®len);
if (rv != DDI_PROP_SUCCESS || reglen == 0) {
/* panic to enforce proper calling order */
cmn_err(CE_PANIC, "reg property unset for bus %d\n", secbus);
return;
}
func = (uchar_t)((regp[0] >> 8) & 0x7);
dev = (uchar_t)((regp[0] >> 11) & 0x1f);
bus = (uchar_t)((regp[0] >> 16) & 0xff);
ASSERT(bus == pci_bus_res[secbus].par_bus);
/*
* io_base >= io_limit means that the bridge was not configured
* This may have been set by the bios or by add_ppb_props()
*/
io_base = pci_getb(bus, dev, func, PCI_BCNF_IO_BASE_LOW);
io_limit = pci_getb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW);
ASSERT(io_base != 0xff && io_limit != 0xff);
io_base = (io_base & 0xf0) << 8;
io_limit = ((io_limit & 0xf0) << 8) | 0xfff;
if (io_base < io_limit && io_base != 0)
return;
if (ddi_get_child(dip) != NULL) {
cmn_err(CE_WARN, "detected unsupported configuration: "
"non-empty bridge (bus 0x%x, dev 0x%x, func 0x%x) without "
"I/O resources assigned by bios for secondary bus 0x%x\n",
bus, dev, func, secbus);
goto IOFAIL;
}
if (pci_bus_res[bus].io_ports != NULL)
addr = memlist_find(&pci_bus_res[bus].io_ports, io_size,
0x1000);
ASSERT(addr <= 0xf000);
if (addr == 0) {
cmn_err(CE_WARN, "out of I/O resources on bridge: bus 0x%x, "
"dev 0x%x, func 0x%x, for secondary bus 0x%x\n",
bus, dev, func, secbus);
goto IOFAIL;
}
memlist_insert(&pci_bus_res[secbus].io_ports, addr, io_size);
io_base = addr;
io_limit = addr + io_size - 1;
pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_LOW,
(uint8_t)((io_base >> 8) & 0xf0));
pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW,
(uint8_t)((io_limit >> 8) & 0xf0));
add_ppb_ranges_prop(secbus);
return;
/*NOTREACHED*/
IOFAIL:
cmn_err(CE_WARN, "devices under bridge bus 0x%x, dev 0x%x, func 0x%x "
"will not be assigned I/O ports\n", bus, dev, func);
}
void
pci_reprogram(void)
{
int i, pci_reconfig = 1;
char *onoff;
/*
* Excise phantom roots if possible
*/
pci_renumber_root_busses();
/* add bus-range property for root/peer bus nodes */
for (i = 0; i <= pci_bios_nbus; i++) {
if (pci_bus_res[i].par_bus == (uchar_t)-1) {
uchar_t subbus;
if (pci_root_subbus(i, &subbus) == AE_OK)
pci_bus_res[i].sub_bus = subbus;
add_bus_range_prop(i);
}
}
if (ddi_prop_lookup_string(DDI_DEV_T_ANY, ddi_root_node(),
DDI_PROP_DONTPASS, "pci-reprog", &onoff) == DDI_SUCCESS) {
if (strcmp(onoff, "off") == 0) {
pci_reconfig = 0;
cmn_err(CE_NOTE, "pci device reprogramming disabled");
}
ddi_prop_free(onoff);
}
/* remove used-resources from PCI resource maps */
remove_used_resources();
for (i = 0; i <= pci_bios_nbus; i++) {
/* configure devices not configured by bios */
if (pci_reconfig) {
fix_ppb_res(i);
enumerate_bus_devs(i, CONFIG_NEW);
}
/* All dev programmed, so we can create available prop */
add_bus_available_prop(i);
}
}
/*
* Create top-level bus dips, i.e. /pci@0,0, /pci@1,0...
*/
static void
create_root_bus_dip(uchar_t bus)
{
int pci_regs[] = {0, 0, 0};
dev_info_t *dip;
ASSERT(pci_bus_res[bus].par_bus == (uchar_t)-1);
ndi_devi_alloc_sleep(ddi_root_node(), "pci",
(pnode_t)DEVI_SID_NODEID, &dip);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"#address-cells", 3);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"#size-cells", 2);
pci_regs[0] = pci_bus_res[bus].root_addr;
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
"reg", (int *)pci_regs, 3);
/*
* If system has PCIe bus, then create different properties
*/
if (create_pcie_root_bus(bus, dip) == B_FALSE)
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
"device_type", "pci");
(void) ndi_devi_bind_driver(dip, 0);
pci_bus_res[bus].dip = dip;
pci_bus_res[bus].pmem_space = find_bus_res(bus, PREFETCH_TYPE);
pci_bus_res[bus].mem_space = find_bus_res(bus, MEM_TYPE);
pci_bus_res[bus].io_ports = find_bus_res(bus, IO_TYPE);
if (bus != 0)
return;
/*
* Special treatment of bus 0:
* If no resource from MPSPEC/HRT, copy pcimem from boot
* and make I/O space the entire range starting at 0x100. There
* is no difference between prefetchable memory or not.
*/
if (pci_bus_res[0].mem_space == NULL)
pci_bus_res[0].mem_space =
memlist_dup(bootops->boot_mem->pcimem);
/* Exclude 0x00 to 0xff of the I/O space, used by all PCs */
if (pci_bus_res[0].io_ports == NULL)
memlist_insert(&pci_bus_res[0].io_ports, 0x100, 0xff00);
}
/*
* For any fixed configuration (often compatability) pci devices
* and those with their own expansion rom, create device nodes
* to hold the already configured device details.
*/
void
enumerate_bus_devs(uchar_t bus, int config_op)
{
uchar_t dev, func, nfunc, header;
ushort_t venid;
dev_info_t *dip;
struct pci_devfunc {
struct pci_devfunc *next;
dev_info_t *dip;
uchar_t bus;
uchar_t dev;
uchar_t func;
} *devlist = NULL, *entry;
if (config_op == CONFIG_NEW) {
dcmn_err(CE_NOTE, "configuring pci bus 0x%x", bus);
} else if (config_op == CONFIG_FIX) {
dcmn_err(CE_NOTE, "fixing devices on pci bus 0x%x", bus);
} else
dcmn_err(CE_NOTE, "enumerating pci bus 0x%x", bus);
for (dev = 0; dev < max_dev_pci; dev++) {
nfunc = 1;
for (func = 0; func < nfunc; func++) {
dcmn_err(CE_NOTE, "probing dev 0x%x, func 0x%x",
dev, func);
venid = pci_getw(bus, dev, func, PCI_CONF_VENID);
if ((venid == 0xffff) || (venid == 0)) {
/* no function at this address */
continue;
}
header = pci_getb(bus, dev, func, PCI_CONF_HEADER);
if (header == 0xff) {
continue; /* illegal value */
}
/*
* according to some mail from Microsoft posted
* to the pci-drivers alias, their only requirement
* for a multifunction device is for the 1st
* function to have to PCI_HEADER_MULTI bit set.
*/
if ((func == 0) && (header & PCI_HEADER_MULTI)) {
nfunc = 8;
}
if (config_op == CONFIG_FIX) {
/*
* If we're processing PCI fixes, no dip
* will be returned.
*/
(void) process_devfunc(bus, dev, func, header,
venid, config_op);
} else if (config_op == CONFIG_INFO) {
/*
* Create the node, unconditionally, on the
* first pass only. It may still need
* resource assignment, which will be
* done on the second, CONFIG_NEW, pass.
*/
dip = process_devfunc(bus, dev, func, header,
venid, config_op);
/*
* If dip isn't null, put on a list to
* save for reprogramming when config_op
* is CONFIG_NEW.
*/
if (dip) {
entry = kmem_alloc(sizeof (*entry),
KM_SLEEP);
entry->dip = dip;
entry->dev = dev;
entry->func = func;
entry->next = devlist;
devlist = entry;
}
}
}
}
if (config_op == CONFIG_NEW) {
devlist = (struct pci_devfunc *)pci_bus_res[bus].privdata;
while (devlist) {
entry = devlist;
devlist = entry->next;
cmn_err(CE_NOTE,
"!reprogram pci device [%d/%d/%d] (%s)",
bus, entry->dev, entry->func,
ddi_driver_name(entry->dip));
(void) add_reg_props(entry->dip, bus, entry->dev,
entry->func, CONFIG_UPDATE, 0);
kmem_free(entry, sizeof (*entry));
}
pci_bus_res[bus].privdata = NULL;
} else if (config_op != CONFIG_FIX) {
pci_bus_res[bus].privdata = devlist;
}
}
static int
check_pciide_prop(uchar_t revid, ushort_t venid, ushort_t devid,
ushort_t subvenid, ushort_t subdevid)
{
static int prop_exist = -1;
static char *pciide_str;
char compat[32];
if (prop_exist == -1) {
prop_exist = (ddi_prop_lookup_string(DDI_DEV_T_ANY,
ddi_root_node(), DDI_PROP_DONTPASS, "pci-ide",
&pciide_str) == DDI_SUCCESS);
}
if (!prop_exist)
return (0);
/* compare property value against various forms of compatible */
if (subvenid) {
(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x.%x.%x",
venid, devid, subvenid, subdevid, revid);
if (strcmp(pciide_str, compat) == 0)
return (1);
(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x.%x",
venid, devid, subvenid, subdevid);
if (strcmp(pciide_str, compat) == 0)
return (1);
(void) snprintf(compat, sizeof (compat), "pci%x,%x",
subvenid, subdevid);
if (strcmp(pciide_str, compat) == 0)
return (1);
}
(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x",
venid, devid, revid);
if (strcmp(pciide_str, compat) == 0)
return (1);
(void) snprintf(compat, sizeof (compat), "pci%x,%x", venid, devid);
if (strcmp(pciide_str, compat) == 0)
return (1);
return (0);
}
static int
is_pciide(uchar_t basecl, uchar_t subcl, uchar_t revid,
ushort_t venid, ushort_t devid, ushort_t subvenid, ushort_t subdevid)
{
struct ide_table { /* table for PCI_MASS_OTHER */
ushort_t venid;
ushort_t devid;
} *entry;
/* XXX SATA devices: need a way to add dynamically */
static struct ide_table ide_other[] = {
{0x1095, 0x3112},
{0x1095, 0x3114},
{0x1095, 0x3512},
{0, 0}
};
if (basecl != PCI_CLASS_MASS)
return (0);
if (subcl == PCI_MASS_IDE) {
return (1);
}
if (subcl != PCI_MASS_OTHER && subcl != PCI_MASS_SATA) {
return (0);
}
entry = &ide_other[0];
while (entry->venid) {
if (entry->venid == venid && entry->devid == devid)
return (1);
entry++;
}
return (check_pciide_prop(revid, venid, devid, subvenid, subdevid));
}
static int
is_display(uint_t classcode)
{
static uint_t disp_classes[] = {
0x000100,
0x030000,
0x030001
};
int i, nclasses = sizeof (disp_classes) / sizeof (uint_t);
for (i = 0; i < nclasses; i++) {
if (classcode == disp_classes[i])
return (1);
}
return (0);
}
static void
add_undofix_entry(uint8_t bus, uint8_t dev, uint8_t fn,
void (*undofn)(uint8_t, uint8_t, uint8_t))
{
struct pci_fixundo *newundo;
newundo = kmem_alloc(sizeof (struct pci_fixundo), KM_SLEEP);
/*
* Adding an item to this list means that we must turn its NMIENABLE
* bit back on at a later time.
*/
newundo->bus = bus;
newundo->dev = dev;
newundo->fn = fn;
newundo->undofn = undofn;
newundo->next = undolist;
/* add to the undo list in LIFO order */
undolist = newundo;
}
void
add_pci_fixes(void)
{
int i;
for (i = 0; i <= pci_bios_nbus; i++) {
/*
* For each bus, apply needed fixes to the appropriate devices.
* This must be done before the main enumeration loop because
* some fixes must be applied to devices normally encountered
* later in the pci scan (e.g. if a fix to device 7 must be
* applied before scanning device 6, applying fixes in the
* normal enumeration loop would obviously be too late).
*/
enumerate_bus_devs(i, CONFIG_FIX);
}
}
void
undo_pci_fixes(void)
{
struct pci_fixundo *nextundo;
uint8_t bus, dev, fn;
/*
* All fixes in the undo list are performed unconditionally. Future
* fixes may require selective undo.
*/
while (undolist != NULL) {
bus = undolist->bus;
dev = undolist->dev;
fn = undolist->fn;
(*(undolist->undofn))(bus, dev, fn);
nextundo = undolist->next;
kmem_free(undolist, sizeof (struct pci_fixundo));
undolist = nextundo;
}
}
static void
undo_amd8111_pci_fix(uint8_t bus, uint8_t dev, uint8_t fn)
{
uint8_t val8;
val8 = pci_getb(bus, dev, fn, LPC_IO_CONTROL_REG_1);
/*
* The NMIONERR bit is turned back on to allow the SMM BIOS
* to handle more critical PCI errors (e.g. PERR#).
*/
val8 |= AMD8111_ENABLENMI;
pci_putb(bus, dev, fn, LPC_IO_CONTROL_REG_1, val8);
}
static void
pci_fix_amd8111(uint8_t bus, uint8_t dev, uint8_t fn)
{
uint8_t val8;
val8 = pci_getb(bus, dev, fn, LPC_IO_CONTROL_REG_1);
if ((val8 & AMD8111_ENABLENMI) == 0)
return;
/*
* We reset NMIONERR in the LPC because master-abort on the PCI
* bridge side of the 8111 will cause NMI, which might cause SMI,
* which sometimes prevents all devices from being enumerated.
*/
val8 &= ~AMD8111_ENABLENMI;
pci_putb(bus, dev, fn, LPC_IO_CONTROL_REG_1, val8);
add_undofix_entry(bus, dev, fn, undo_amd8111_pci_fix);
}
static dev_info_t *
process_devfunc(uchar_t bus, uchar_t dev, uchar_t func, uchar_t header,
ushort_t vendorid, int config_op)
{
char nodename[32], unitaddr[5];
dev_info_t *dip;
uchar_t basecl, subcl, progcl, intr, revid;
ushort_t subvenid, subdevid, status;
ushort_t slot_num;
uint_t classcode, revclass;
int reprogram = 0, pciide;
int power[2] = {1, 1};
int pciex = 0;
ushort_t is_pci_bridge = 0;
ushort_t deviceid = pci_getw(bus, dev, func, PCI_CONF_DEVID);
switch (header & PCI_HEADER_TYPE_M) {
case PCI_HEADER_ZERO:
subvenid = pci_getw(bus, dev, func, PCI_CONF_SUBVENID);
subdevid = pci_getw(bus, dev, func, PCI_CONF_SUBSYSID);
break;
case PCI_HEADER_CARDBUS:
subvenid = pci_getw(bus, dev, func, PCI_CBUS_SUBVENID);
subdevid = pci_getw(bus, dev, func, PCI_CBUS_SUBSYSID);
break;
default:
subvenid = 0;
subdevid = 0;
break;
}
if (config_op == CONFIG_FIX) {
if (vendorid == VENID_AMD && deviceid == DEVID_AMD8111_LPC) {
pci_fix_amd8111(bus, dev, func);
}
return (NULL);
}
/* XXX should be use generic names? derive from class? */
revclass = pci_getl(bus, dev, func, PCI_CONF_REVID);
classcode = revclass >> 8;
revid = revclass & 0xff;
/* figure out if this is pci-ide */
basecl = classcode >> 16;
subcl = (classcode >> 8) & 0xff;
progcl = classcode & 0xff;
pciide = is_pciide(basecl, subcl, revid, vendorid, deviceid,
subvenid, subdevid);
if (pciide)
(void) snprintf(nodename, sizeof (nodename), "pci-ide");
else if (is_display(classcode))
(void) snprintf(nodename, sizeof (nodename), "display");
else if (subvenid != 0)
(void) snprintf(nodename, sizeof (nodename),
"pci%x,%x", subvenid, subdevid);
else
(void) snprintf(nodename, sizeof (nodename),
"pci%x,%x", vendorid, deviceid);
/* make sure parent bus dip has been created */
if (pci_bus_res[bus].dip == NULL) {
create_root_bus_dip(bus);
}
ndi_devi_alloc_sleep(pci_bus_res[bus].dip, nodename,
DEVI_SID_NODEID, &dip);
if (check_if_device_is_pciex(dip, bus, dev, func, &slot_num,
&is_pci_bridge) == B_TRUE)
pciex = 1;
/* add properties */
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "device-id", deviceid);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "vendor-id", vendorid);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "revision-id", revid);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"class-code", classcode);
if (func == 0)
(void) snprintf(unitaddr, sizeof (unitaddr), "%x", dev);
else
(void) snprintf(unitaddr, sizeof (unitaddr),
"%x,%x", dev, func);
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
"unit-address", unitaddr);
/* add device_type for display nodes */
if (is_display(classcode)) {
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
"device_type", "display");
}
/* add special stuff for header type */
if ((header & PCI_HEADER_TYPE_M) == PCI_HEADER_ZERO) {
uchar_t mingrant = pci_getb(bus, dev, func, PCI_CONF_MIN_G);
uchar_t maxlatency = pci_getb(bus, dev, func, PCI_CONF_MAX_L);
if (subvenid != 0) {
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"subsystem-id", subdevid);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"subsystem-vendor-id", subvenid);
}
if (!pciex)
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"min-grant", mingrant);
if (!pciex)
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"max-latency", maxlatency);
}
/* interrupt, record if not 0 */
intr = pci_getb(bus, dev, func, PCI_CONF_IPIN);
if (intr != 0)
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"interrupts", intr);
/*
* Add support for 133 mhz pci eventually
*/
status = pci_getw(bus, dev, func, PCI_CONF_STAT);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"devsel-speed", (status & PCI_STAT_DEVSELT) >> 9);
if (!pciex && (status & PCI_STAT_FBBC))
(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
"fast-back-to-back");
if (!pciex && (status & PCI_STAT_66MHZ))
(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
"66mhz-capable");
if (status & PCI_STAT_UDF)
(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
"udf-supported");
if (pciex && slot_num)
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"physical-slot#", slot_num);
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
"power-consumption", power, 2);
if ((basecl == PCI_CLASS_BRIDGE) && (subcl == PCI_BRIDGE_PCI))
add_ppb_props(dip, bus, dev, func, pciex);
if (config_op == CONFIG_INFO &&
IS_CLASS_IOAPIC(basecl, subcl, progcl)) {
create_ioapic_node(bus, dev, func, vendorid, deviceid);
}
/* check for ck8-04 based PCI ISA bridge only */
if (NVIDIA_IS_LPC_BRIDGE(vendorid, deviceid) && (dev == 1) &&
(func == 0))
add_nvidia_isa_bridge_props(dip, bus, dev, func);
if (pciex && is_pci_bridge)
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip, "model",
(char *)"PCIe-PCI bridge");
else
add_model_prop(dip, classcode);
add_compatible(dip, subvenid, subdevid, vendorid, deviceid,
revid, classcode, pciex);
reprogram = add_reg_props(dip, bus, dev, func, config_op, pciide);
(void) ndi_devi_bind_driver(dip, 0);
/* special handling for pci-ide */
if (pciide) {
dev_info_t *cdip;
/*
* Create properties specified by P1275 Working Group
* Proposal #414 Version 1
*/
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
"device_type", "pci-ide");
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"#address-cells", 1);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"#size-cells", 0);
/* allocate two child nodes */
ndi_devi_alloc_sleep(dip, "ide",
(pnode_t)DEVI_SID_NODEID, &cdip);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, cdip,
"reg", 0);
(void) ndi_devi_bind_driver(cdip, 0);
ndi_devi_alloc_sleep(dip, "ide",
(pnode_t)DEVI_SID_NODEID, &cdip);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, cdip,
"reg", 1);
(void) ndi_devi_bind_driver(cdip, 0);
reprogram = 0; /* don't reprogram pci-ide bridge */
}
if (reprogram)
return (dip);
return (NULL);
}
/*
* Set the compatible property to a value compliant with
* rev 2.1 of the IEEE1275 PCI binding.
* (Also used for PCI-Express devices).
*
* pciVVVV,DDDD.SSSS.ssss.RR (0)
* pciVVVV,DDDD.SSSS.ssss (1)
* pciSSSS,ssss (2)
* pciVVVV,DDDD.RR (3)
* pciVVVV,DDDD (4)
* pciclass,CCSSPP (5)
* pciclass,CCSS (6)
*
* The Subsystem (SSSS) forms are not inserted if
* subsystem-vendor-id is 0.
*
* NOTE: For PCI-Express devices "pci" is replaced with "pciex" in 0-6 above
* property 2 is not created as per "1275 bindings for PCI Express Interconnect"
*
* Set with setprop and \x00 between each
* to generate the encoded string array form.
*/
void
add_compatible(dev_info_t *dip, ushort_t subvenid, ushort_t subdevid,
ushort_t vendorid, ushort_t deviceid, uchar_t revid, uint_t classcode,
int pciex)
{
int i = 0;
int size = COMPAT_BUFSIZE;
char *compat[13];
char *buf, *curr;
curr = buf = kmem_alloc(size, KM_SLEEP);
if (pciex) {
if (subvenid) {
compat[i++] = curr; /* form 0 */
(void) snprintf(curr, size, "pciex%x,%x.%x.%x.%x",
vendorid, deviceid, subvenid, subdevid, revid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 1 */
(void) snprintf(curr, size, "pciex%x,%x.%x.%x",
vendorid, deviceid, subvenid, subdevid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
}
compat[i++] = curr; /* form 3 */
(void) snprintf(curr, size, "pciex%x,%x.%x",
vendorid, deviceid, revid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 4 */
(void) snprintf(curr, size, "pciex%x,%x", vendorid, deviceid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 5 */
(void) snprintf(curr, size, "pciexclass,%06x", classcode);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 6 */
(void) snprintf(curr, size, "pciexclass,%04x",
(classcode >> 8));
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
}
if (subvenid) {
compat[i++] = curr; /* form 0 */
(void) snprintf(curr, size, "pci%x,%x.%x.%x.%x",
vendorid, deviceid, subvenid, subdevid, revid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 1 */
(void) snprintf(curr, size, "pci%x,%x.%x.%x",
vendorid, deviceid, subvenid, subdevid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 2 */
(void) snprintf(curr, size, "pci%x,%x", subvenid, subdevid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
}
compat[i++] = curr; /* form 3 */
(void) snprintf(curr, size, "pci%x,%x.%x", vendorid, deviceid, revid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 4 */
(void) snprintf(curr, size, "pci%x,%x", vendorid, deviceid);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 5 */
(void) snprintf(curr, size, "pciclass,%06x", classcode);
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
compat[i++] = curr; /* form 6 */
(void) snprintf(curr, size, "pciclass,%04x", (classcode >> 8));
size -= strlen(curr) + 1;
curr += strlen(curr) + 1;
(void) ndi_prop_update_string_array(DDI_DEV_T_NONE, dip,
"compatible", compat, i);
kmem_free(buf, COMPAT_BUFSIZE);
}
/*
* Adjust the reg properties for a dual channel PCI-IDE device.
*
* NOTE: don't do anything that changes the order of the hard-decodes
* and programmed BARs. The kernel driver depends on these values
* being in this order regardless of whether they're for a 'native'
* mode BAR or not.
*/
/*
* config info for pci-ide devices
*/
static struct {
uchar_t native_mask; /* 0 == 'compatibility' mode, 1 == native */
uchar_t bar_offset; /* offset for alt status register */
ushort_t addr; /* compatibility mode base address */
ushort_t length; /* number of ports for this BAR */
} pciide_bar[] = {
{ 0x01, 0, 0x1f0, 8 }, /* primary lower BAR */
{ 0x01, 2, 0x3f6, 1 }, /* primary upper BAR */
{ 0x04, 0, 0x170, 8 }, /* secondary lower BAR */
{ 0x04, 2, 0x376, 1 } /* secondary upper BAR */
};
static int
pciIdeAdjustBAR(uchar_t progcl, int index, uint_t *basep, uint_t *lenp)
{
int hard_decode = 0;
/*
* Adjust the base and len for the BARs of the PCI-IDE
* device's primary and secondary controllers. The first
* two BARs are for the primary controller and the next
* two BARs are for the secondary controller. The fifth
* and sixth bars are never adjusted.
*/
if (index >= 0 && index <= 3) {
*lenp = pciide_bar[index].length;
if (progcl & pciide_bar[index].native_mask) {
*basep += pciide_bar[index].bar_offset;
} else {
*basep = pciide_bar[index].addr;
hard_decode = 1;
}
}
/*
* if either base or len is zero make certain both are zero
*/
if (*basep == 0 || *lenp == 0) {
*basep = 0;
*lenp = 0;
hard_decode = 0;
}
return (hard_decode);
}
/*
* Add the "reg" and "assigned-addresses" property
*/
static int
add_reg_props(dev_info_t *dip, uchar_t bus, uchar_t dev, uchar_t func,
int config_op, int pciide)
{
uchar_t baseclass, subclass, progclass, header;
ushort_t bar_sz;
uint_t value = 0, len, devloc;
uint_t base, base_hi, type;
ushort_t offset, end;
int max_basereg, j, reprogram = 0;
uint_t phys_hi;
struct memlist **io_res, **mres, **mem_res, **pmem_res;
uint16_t cmd_reg;
pci_regspec_t regs[16] = {{0}};
pci_regspec_t assigned[15] = {{0}};
int nreg, nasgn, enable = 0;
io_res = &pci_bus_res[bus].io_ports;
mem_res = &pci_bus_res[bus].mem_space;
if (bus == 0) /* for bus 0, there is only mem_space */
pmem_res = mem_res;
else
pmem_res = &pci_bus_res[bus].pmem_space;
devloc = (uint_t)bus << 16 | (uint_t)dev << 11 | (uint_t)func << 8;
regs[0].pci_phys_hi = devloc;
nreg = 1; /* rest of regs[0] is all zero */
nasgn = 0;
baseclass = pci_getb(bus, dev, func, PCI_CONF_BASCLASS);
subclass = pci_getb(bus, dev, func, PCI_CONF_SUBCLASS);
progclass = pci_getb(bus, dev, func, PCI_CONF_PROGCLASS);
header = pci_getb(bus, dev, func, PCI_CONF_HEADER) & PCI_HEADER_TYPE_M;
switch (header) {
case PCI_HEADER_ZERO:
max_basereg = PCI_BASE_NUM;
break;
case PCI_HEADER_PPB:
max_basereg = PCI_BCNF_BASE_NUM;
break;
case PCI_HEADER_CARDBUS:
max_basereg = PCI_CBUS_BASE_NUM;
break;
default:
max_basereg = 0;
break;
}
/*
* Create the register property by saving the current
* value of the base register. Write 0xffffffff to the
* base register. Read the value back to determine the
* required size of the address space. Restore the base
* register contents.
*
* Do not disable I/O and memory access; this isn't necessary
* since no driver is yet attached to this device, and disabling
* I/O and memory access has the side-effect of disabling PCI-PCI
* bridge mappings, which makes the bridge transparent to secondary-
* bus activity (see sections 4.1-4.3 of the PCI-PCI Bridge
* Spec V1.2).
*/
end = PCI_CONF_BASE0 + max_basereg * sizeof (uint_t);
for (j = 0, offset = PCI_CONF_BASE0; offset < end;
j++, offset += bar_sz) {
int hard_decode = 0;
/* determine the size of the address space */
base = pci_getl(bus, dev, func, offset);
pci_putl(bus, dev, func, offset, 0xffffffff);
value = pci_getl(bus, dev, func, offset);
pci_putl(bus, dev, func, offset, base);
/* construct phys hi,med.lo, size hi, lo */
if ((pciide && j < 4) || (base & PCI_BASE_SPACE_IO)) {
/* i/o space */
bar_sz = PCI_BAR_SZ_32;
value &= PCI_BASE_IO_ADDR_M;
len = ((value ^ (value-1)) + 1) >> 1;
/* XXX Adjust first 4 IDE registers */
if (pciide) {
if (subclass != PCI_MASS_IDE)
progclass = (PCI_IDE_IF_NATIVE_PRI |
PCI_IDE_IF_NATIVE_SEC);
hard_decode = pciIdeAdjustBAR(progclass, j,
&base, &len);
} else if (value == 0) {
/* skip base regs with size of 0 */
continue;
}
regs[nreg].pci_size_low =
assigned[nasgn].pci_size_low = len;
if (!hard_decode) {
regs[nreg].pci_phys_hi =
(PCI_ADDR_IO | devloc) + offset;
} else {
regs[nreg].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ADDR_IO | devloc) +
offset;
regs[nreg].pci_phys_low =
base & PCI_BASE_IO_ADDR_M;
}
assigned[nasgn].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ADDR_IO | devloc) + offset;
type = base & (~PCI_BASE_IO_ADDR_M);
base &= PCI_BASE_IO_ADDR_M;
/*
* first pass - gather what's there
* update/second pass - adjust/allocate regions
* config - allocate regions
*/
if (config_op == CONFIG_INFO) { /* first pass */
/* take out of the resource map of the bus */
if (*io_res && base != 0)
(void) memlist_remove(io_res,
(uint64_t)base, (uint64_t)len);
else if (*io_res)
reprogram = 1;
} else if (*io_res && base == 0) {
base = (uint_t)memlist_find(io_res,
(uint64_t)len, (uint64_t)0x4);
if (base != 0) {
/* XXX need to worry about 64-bit? */
pci_putl(bus, dev, func, offset,
base | type);
base = pci_getl(bus, dev, func, offset);
base &= PCI_BASE_IO_ADDR_M;
}
if (base == 0) {
cmn_err(CE_WARN, "failed to program"
" IO space [%d/%d/%d] BAR@0x%x"
" length 0x%x",
bus, dev, func, offset, len);
} else
enable |= PCI_COMM_IO;
}
assigned[nasgn].pci_phys_low = base;
nreg++, nasgn++;
} else {
/* memory space */
if ((base & PCI_BASE_TYPE_M) == PCI_BASE_TYPE_ALL) {
bar_sz = PCI_BAR_SZ_64;
base_hi = pci_getl(bus, dev, func, offset + 4);
phys_hi = PCI_ADDR_MEM64;
} else {
bar_sz = PCI_BAR_SZ_32;
base_hi = 0;
phys_hi = PCI_ADDR_MEM32;
}
/* skip base regs with size of 0 */
value &= PCI_BASE_M_ADDR_M;
if (value == 0) {
continue;
}
len = ((value ^ (value-1)) + 1) >> 1;
regs[nreg].pci_size_low =
assigned[nasgn].pci_size_low = len;
phys_hi |= (devloc | offset);
if (base & PCI_BASE_PREF_M) {
mres = pmem_res;
phys_hi |= PCI_PREFETCH_B;
} else {
mres = mem_res;
}
regs[nreg].pci_phys_hi =
assigned[nasgn].pci_phys_hi = phys_hi;
assigned[nasgn].pci_phys_hi |= PCI_RELOCAT_B;
assigned[nasgn].pci_phys_mid = base_hi;
type = base & ~PCI_BASE_M_ADDR_M;
base &= PCI_BASE_M_ADDR_M;
if (config_op == CONFIG_INFO) {
/* take out of the resource map of the bus */
if (*mres && base != 0) {
(void) memlist_remove(mres,
(uint64_t)base, (uint64_t)len);
} else if (*mres)
reprogram = 1;
} else if (*mres && base == 0) {
base = (uint_t)memlist_find(mres,
(uint64_t)len, (uint64_t)0x1000);
if (base != NULL) {
pci_putl(bus, dev, func, offset,
base | type);
base = pci_getl(bus, dev, func, offset);
base &= PCI_BASE_M_ADDR_M;
}
if (base == 0) {
cmn_err(CE_WARN, "failed to program "
"mem space [%d/%d/%d] BAR@0x%x"
" length 0x%x",
bus, dev, func, offset, len);
} else
enable |= PCI_COMM_MAE;
}
assigned[nasgn].pci_phys_low = base;
nreg++, nasgn++;
}
}
switch (header) {
case PCI_HEADER_ZERO:
offset = PCI_CONF_ROM;
break;
case PCI_HEADER_PPB:
offset = PCI_BCNF_ROM;
break;
default: /* including PCI_HEADER_CARDBUS */
goto done;
}
/*
* Add the expansion rom memory space
* Determine the size of the ROM base reg; don't write reserved bits
* ROM isn't in the PCI memory space.
*/
base = pci_getl(bus, dev, func, offset);
pci_putl(bus, dev, func, offset, PCI_BASE_ROM_ADDR_M);
value = pci_getl(bus, dev, func, offset);
pci_putl(bus, dev, func, offset, base);
if (value & PCI_BASE_ROM_ENABLE)
value &= PCI_BASE_ROM_ADDR_M;
else
value = 0;
if (value != 0) {
regs[nreg].pci_phys_hi = (PCI_ADDR_MEM32 | devloc) + offset;
assigned[nasgn].pci_phys_hi = (PCI_RELOCAT_B |
PCI_ADDR_MEM32 | devloc) + offset;
base &= PCI_BASE_ROM_ADDR_M;
assigned[nasgn].pci_phys_low = base;
len = ((value ^ (value-1)) + 1) >> 1;
regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = len;
nreg++, nasgn++;
/* take it out of the memory resource */
if (*mem_res && base != 0)
(void) memlist_remove(mem_res,
(uint64_t)base, (uint64_t)len);
}
/*
* The following are ISA resources. There are not part
* of the PCI local bus resources. So don't attempt to
* do resource accounting against PCI.
*/
/* add the three hard-decode, aliased address spaces for VGA */
if ((baseclass == PCI_CLASS_DISPLAY && subclass == PCI_DISPLAY_VGA) ||
(baseclass == PCI_CLASS_NONE && subclass == PCI_NONE_VGA)) {
/* VGA hard decode 0x3b0-0x3bb */
regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x3b0;
regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0xc;
nreg++, nasgn++;
/* VGA hard decode 0x3c0-0x3df */
regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x3c0;
regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x20;
nreg++, nasgn++;
/* Video memory */
regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ADDR_MEM32 | devloc);
regs[nreg].pci_phys_low =
assigned[nasgn].pci_phys_low = 0xa0000;
regs[nreg].pci_size_low =
assigned[nasgn].pci_size_low = 0x20000;
nreg++, nasgn++;
}
/* add the hard-decode, aliased address spaces for 8514 */
if ((baseclass == PCI_CLASS_DISPLAY) &&
(subclass == PCI_DISPLAY_VGA) &&
(progclass & PCI_DISPLAY_IF_8514)) {
/* hard decode 0x2e8 */
regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x2e8;
regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x1;
nreg++, nasgn++;
/* hard decode 0x2ea-0x2ef */
regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
(PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x2ea;
regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x6;
nreg++, nasgn++;
}
done:
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip, "reg",
(int *)regs, nreg * sizeof (pci_regspec_t) / sizeof (int));
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
"assigned-addresses",
(int *)assigned, nasgn * sizeof (pci_regspec_t) / sizeof (int));
if (config_op == CONFIG_NEW && enable) {
cmn_err(CE_NOTE,
"!enable PCI device [%d/%d/%d]", bus, dev, func);
cmd_reg = pci_getw(bus, dev, func, PCI_CONF_COMM);
cmd_reg |= (enable | PCI_COMM_ME);
pci_putw(bus, dev, func, PCI_CONF_COMM, cmd_reg);
}
return (reprogram);
}
static void
add_ppb_props(dev_info_t *dip, uchar_t bus, uchar_t dev, uchar_t func,
int pciex)
{
char *dev_type;
int i;
uint_t val, io_range[2], mem_range[2], pmem_range[2];
uchar_t secbus = pci_getb(bus, dev, func, PCI_BCNF_SECBUS);
uchar_t subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
ASSERT(secbus <= subbus);
/*
* Some BIOSes lie about max pci busses, we allow for
* such mistakes here
*/
if (subbus > pci_bios_nbus) {
pci_bios_nbus = subbus;
alloc_res_array();
}
ASSERT(pci_bus_res[secbus].dip == NULL);
pci_bus_res[secbus].dip = dip;
pci_bus_res[secbus].par_bus = bus;
dev_type = pciex ? "pciex" : "pci";
/* setup bus number hierarchy */
pci_bus_res[secbus].sub_bus = subbus;
/*
* Keep track of the largest subordinate bus number (this is essential
* for peer busses because there is no other way of determining its
* subordinate bus number).
*/
if (subbus > pci_bus_res[bus].sub_bus)
pci_bus_res[bus].sub_bus = subbus;
/*
* Loop through subordinate busses, initializing their parent bus
* field to this bridge's parent. The subordinate busses' parent
* fields may very well be further refined later, as child bridges
* are enumerated. (The value is to note that the subordinate busses
* are not peer busses by changing their par_bus fields to anything
* other than -1.)
*/
for (i = secbus + 1; i <= subbus; i++)
pci_bus_res[i].par_bus = bus;
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
"device_type", dev_type);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"#address-cells", 3);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
"#size-cells", 2);
/*
* According to PPB spec, the base register should be programmed
* with a value bigger than the limit register when there are
* no resources available. This applies to io, memory, and
* prefetchable memory.
*/
/*
* io range
* We determine i/o windows that are left unconfigured by bios
* through its i/o enable bit as Microsoft recommends OEMs to do.
* If it is unset, we disable i/o and mark it for reconfiguration in
* later passes by setting the base > limit
*/
val = (uint_t)pci_getw(bus, dev, func, PCI_CONF_COMM);
if (val & PCI_COMM_IO) {
val = (uint_t)pci_getb(bus, dev, func, PCI_BCNF_IO_BASE_LOW);
io_range[0] = ((val & 0xf0) << 8);
val = (uint_t)pci_getb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW);
io_range[1] = ((val & 0xf0) << 8) | 0xFFF;
} else {
io_range[0] = 0x9fff;
io_range[1] = 0x1000;
pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_LOW,
(uint8_t)((io_range[0] >> 8) & 0xf0));
pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW,
(uint8_t)((io_range[1] >> 8) & 0xf0));
pci_putw(bus, dev, func, PCI_BCNF_IO_BASE_HI, 0);
pci_putw(bus, dev, func, PCI_BCNF_IO_LIMIT_HI, 0);
}
if (io_range[0] != 0 && io_range[0] < io_range[1]) {
memlist_insert(&pci_bus_res[secbus].io_ports,
(uint64_t)io_range[0],
(uint64_t)(io_range[1] - io_range[0] + 1));
if (pci_bus_res[bus].io_ports != NULL) {
(void) memlist_remove(&pci_bus_res[bus].io_ports,
(uint64_t)io_range[0],
(uint64_t)(io_range[1] - io_range[0] + 1));
}
dcmn_err(CE_NOTE, "bus %d io-range: 0x%x-%x",
secbus, io_range[0], io_range[1]);
/* if 32-bit supported, make sure upper bits are not set */
if ((val & 0xf) == 1 &&
pci_getw(bus, dev, func, PCI_BCNF_IO_BASE_HI)) {
cmn_err(CE_NOTE, "unsupported 32-bit IO address on"
" pci-pci bridge [%d/%d/%d]", bus, dev, func);
}
}
/* mem range */
val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_BASE);
mem_range[0] = ((val & 0xFFF0) << 16);
val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_LIMIT);
mem_range[1] = ((val & 0xFFF0) << 16) | 0xFFFFF;
if (mem_range[0] != 0 && mem_range[0] < mem_range[1]) {
memlist_insert(&pci_bus_res[secbus].mem_space,
(uint64_t)mem_range[0],
(uint64_t)(mem_range[1] - mem_range[0] + 1));
/* remove from parent resouce list */
if (pci_bus_res[bus].mem_space != NULL) {
(void) memlist_remove(&pci_bus_res[bus].mem_space,
(uint64_t)mem_range[0],
(uint64_t)(mem_range[1] - mem_range[0] + 1));
}
dcmn_err(CE_NOTE, "bus %d mem-range: 0x%x-%x",
secbus, mem_range[0], mem_range[1]);
}
/* prefetchable memory range */
val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_PF_BASE_LOW);
pmem_range[0] = ((val & 0xFFF0) << 16);
val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_PF_LIMIT_LOW);
pmem_range[1] = ((val & 0xFFF0) << 16) | 0xFFFFF;
if (pmem_range[0] != 0 && pmem_range[0] < pmem_range[1]) {
memlist_insert(&pci_bus_res[secbus].pmem_space,
(uint64_t)pmem_range[0],
(uint64_t)(pmem_range[1] - pmem_range[0] + 1));
if (pci_bus_res[bus].pmem_space != NULL) {
(void) memlist_remove(&pci_bus_res[bus].pmem_space,
(uint64_t)pmem_range[0],
(uint64_t)(pmem_range[1] - pmem_range[0] + 1));
}
dcmn_err(CE_NOTE, "bus %d pmem-range: 0x%x-%x",
secbus, pmem_range[0], pmem_range[1]);
/* if 64-bit supported, make sure upper bits are not set */
if ((val & 0xf) == 1 &&
pci_getl(bus, dev, func, PCI_BCNF_PF_BASE_HIGH)) {
cmn_err(CE_NOTE, "unsupported 64-bit prefetch memory on"
" pci-pci bridge [%d/%d/%d]", bus, dev, func);
}
}
add_bus_range_prop(secbus);
add_ppb_ranges_prop(secbus);
}
extern const struct pci_class_strings_s class_pci[];
extern int class_pci_items;
static void
add_model_prop(dev_info_t *dip, uint_t classcode)
{
const char *desc;
int i;
uchar_t baseclass = classcode >> 16;
uchar_t subclass = (classcode >> 8) & 0xff;
uchar_t progclass = classcode & 0xff;
if ((baseclass == PCI_CLASS_MASS) && (subclass == PCI_MASS_IDE)) {
desc = "IDE controller";
} else {
for (desc = 0, i = 0; i < class_pci_items; i++) {
if ((baseclass == class_pci[i].base_class) &&
(subclass == class_pci[i].sub_class) &&
(progclass == class_pci[i].prog_class)) {
desc = class_pci[i].actual_desc;
break;
}
}
if (i == class_pci_items)
desc = "Unknown class of pci/pnpbios device";
}
(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip, "model",
(char *)desc);
}
static void
add_bus_range_prop(int bus)
{
int bus_range[2];
if (pci_bus_res[bus].dip == NULL)
return;
bus_range[0] = bus;
bus_range[1] = pci_bus_res[bus].sub_bus;
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
"bus-range", (int *)bus_range, 2);
}
/*
* Add slot-names property for any named pci hot-plug slots
*/
static void
add_bus_slot_names_prop(int bus)
{
char slotprop[256];
int len;
len = pci_slot_names_prop(bus, slotprop, sizeof (slotprop));
if (len > 0) {
/*
* Only create a peer bus node if this bus may be a peer bus.
* It may be a peer bus if the dip is NULL and if par_bus is
* -1 (par_bus is -1 if this bus was not found to be
* subordinate to any PCI-PCI bridge).
* If it's not a peer bus, then the ACPI BBN-handling code
* will remove it later.
*/
if (pci_bus_res[bus].par_bus == (uchar_t)-1 &&
pci_bus_res[bus].dip == NULL) {
create_root_bus_dip(bus);
}
if (pci_bus_res[bus].dip != NULL) {
ASSERT((len % sizeof (int)) == 0);
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
pci_bus_res[bus].dip, "slot-names",
(int *)slotprop, len / sizeof (int));
} else {
cmn_err(CE_NOTE, "!BIOS BUG: Invalid bus number in PCI "
"IRQ routing table; Not adding slot-names "
"property for incorrect bus %d", bus);
}
}
}
static int
memlist_to_range(ppb_ranges_t *rp, struct memlist *entry, int type)
{
if (entry == NULL)
return (0);
/* assume 32-bit addresses */
rp->child_high = rp->parent_high = type;
rp->child_mid = rp->parent_mid = 0;
rp->child_low = rp->parent_low = (uint32_t)entry->address;
rp->size_high = 0;
rp->size_low = (uint32_t)entry->size;
return (1);
}
static void
add_ppb_ranges_prop(int bus)
{
int i = 0;
ppb_ranges_t *rp;
rp = kmem_alloc(3 * sizeof (*rp), KM_SLEEP);
i = memlist_to_range(&rp[0], pci_bus_res[bus].io_ports,
PCI_ADDR_IO | PCI_REG_REL_M);
i += memlist_to_range(&rp[i], pci_bus_res[bus].mem_space,
PCI_ADDR_MEM32 | PCI_REG_REL_M);
i += memlist_to_range(&rp[i], pci_bus_res[bus].pmem_space,
PCI_ADDR_MEM32 | PCI_REG_REL_M | PCI_REG_PF_M);
if (i != 0)
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
pci_bus_res[bus].dip, "ranges", (int *)rp,
i * sizeof (ppb_ranges_t) / sizeof (int));
kmem_free(rp, 3 * sizeof (*rp));
}
static int
memlist_to_spec(struct pci_phys_spec *sp, struct memlist *list, int type)
{
int i = 0;
while (list) {
/* assume 32-bit addresses */
sp->pci_phys_hi = type;
sp->pci_phys_mid = 0;
sp->pci_phys_low = (uint32_t)list->address;
sp->pci_size_hi = 0;
sp->pci_size_low = (uint32_t)list->size;
list = list->next;
sp++, i++;
}
return (i);
}
static void
add_bus_available_prop(int bus)
{
int i, count;
struct pci_phys_spec *sp;
count = memlist_count(pci_bus_res[bus].io_ports) +
memlist_count(pci_bus_res[bus].mem_space) +
memlist_count(pci_bus_res[bus].pmem_space);
if (count == 0) /* nothing available */
return;
sp = kmem_alloc(count * sizeof (*sp), KM_SLEEP);
i = memlist_to_spec(&sp[0], pci_bus_res[bus].io_ports,
PCI_ADDR_IO | PCI_REG_REL_M);
i += memlist_to_spec(&sp[i], pci_bus_res[bus].mem_space,
PCI_ADDR_MEM32 | PCI_REG_REL_M);
i += memlist_to_spec(&sp[i], pci_bus_res[bus].pmem_space,
PCI_ADDR_MEM32 | PCI_REG_REL_M | PCI_REG_PF_M);
ASSERT(i == count);
(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
"available", (int *)sp,
i * sizeof (struct pci_phys_spec) / sizeof (int));
kmem_free(sp, count * sizeof (*sp));
}
static void
alloc_res_array(void)
{
static int array_max = 0;
int old_max;
void *old_res;
if (array_max > pci_bios_nbus + 1)
return; /* array is big enough */
old_max = array_max;
old_res = pci_bus_res;
if (array_max == 0)
array_max = 16; /* start with a reasonable number */
while (array_max < pci_bios_nbus + 1)
array_max <<= 1;
pci_bus_res = (struct pci_bus_resource *)kmem_zalloc(
array_max * sizeof (struct pci_bus_resource), KM_SLEEP);
if (old_res) { /* copy content and free old array */
bcopy(old_res, pci_bus_res,
old_max * sizeof (struct pci_bus_resource));
kmem_free(old_res, old_max * sizeof (struct pci_bus_resource));
}
}
static void
create_ioapic_node(int bus, int dev, int fn, ushort_t vendorid,
ushort_t deviceid)
{
static dev_info_t *ioapicsnode = NULL;
static int numioapics = 0;
dev_info_t *ioapic_node;
uint64_t physaddr;
uint32_t lobase, hibase = 0;
/* BAR 0 contains the IOAPIC's memory-mapped I/O address */
lobase = (*pci_getl_func)(bus, dev, fn, PCI_CONF_BASE0);
/* We (and the rest of the world) only support memory-mapped IOAPICs */
if ((lobase & PCI_BASE_SPACE_M) != PCI_BASE_SPACE_MEM)
return;
if ((lobase & PCI_BASE_TYPE_M) == PCI_BASE_TYPE_ALL)
hibase = (*pci_getl_func)(bus, dev, fn, PCI_CONF_BASE0 + 4);
lobase &= PCI_BASE_M_ADDR_M;
physaddr = (((uint64_t)hibase) << 32) | lobase;
/*
* Create a nexus node for all IOAPICs under the root node.
*/
if (ioapicsnode == NULL) {
if (ndi_devi_alloc(ddi_root_node(), IOAPICS_NODE_NAME,
(pnode_t)DEVI_SID_NODEID, &ioapicsnode) != NDI_SUCCESS) {
return;
}
(void) ndi_devi_online(ioapicsnode, 0);
}
/*
* Create a child node for this IOAPIC
*/
ioapic_node = ddi_add_child(ioapicsnode, IOAPICS_CHILD_NAME,
DEVI_SID_NODEID, numioapics++);
if (ioapic_node == NULL) {
return;
}
/* Vendor and Device ID */
(void) ndi_prop_update_int(DDI_DEV_T_NONE, ioapic_node,
IOAPICS_PROP_VENID, vendorid);
(void) ndi_prop_update_int(DDI_DEV_T_NONE, ioapic_node,
IOAPICS_PROP_DEVID, deviceid);
/* device_type */
(void) ndi_prop_update_string(DDI_DEV_T_NONE, ioapic_node,
"device_type", IOAPICS_DEV_TYPE);
/* reg */
(void) ndi_prop_update_int64(DDI_DEV_T_NONE, ioapic_node,
"reg", physaddr);
}
|