1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
|
/*
* CDDL HEADER START
*
* The contents of this file are subject to the terms of the
* Common Development and Distribution License (the "License").
* You may not use this file except in compliance with the License.
*
* You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
* or http://www.opensolaris.org/os/licensing.
* See the License for the specific language governing permissions
* and limitations under the License.
*
* When distributing Covered Code, include this CDDL HEADER in each
* file and include the License file at usr/src/OPENSOLARIS.LICENSE.
* If applicable, add the following below this CDDL HEADER, with the
* fields enclosed by brackets "[]" replaced with your own identifying
* information: Portions Copyright [yyyy] [name of copyright owner]
*
* CDDL HEADER END
*/
/*
* Copyright(c) 2007-2010 Intel Corporation. All rights reserved.
*/
/*
* Copyright (c) 2008, 2010, Oracle and/or its affiliates. All rights reserved.
* Copyright 2013, Nexenta Systems, Inc. All rights reserved.
* Copyright 2014 Pluribus Networks Inc.
* Copyright 2016 OmniTI Computer Consulting, Inc. All rights reserved.
* Copyright (c) 2017, Joyent, Inc.
*/
#include "igb_sw.h"
int
igb_m_stat(void *arg, uint_t stat, uint64_t *val)
{
igb_t *igb = (igb_t *)arg;
struct e1000_hw *hw = &igb->hw;
igb_stat_t *igb_ks;
uint32_t low_val, high_val;
igb_ks = (igb_stat_t *)igb->igb_ks->ks_data;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
switch (stat) {
case MAC_STAT_IFSPEED:
*val = igb->link_speed * 1000000ull;
break;
case MAC_STAT_MULTIRCV:
igb->stat_mprc += E1000_READ_REG(hw, E1000_MPRC);
*val = igb->stat_mprc;
break;
case MAC_STAT_BRDCSTRCV:
igb->stat_bprc += E1000_READ_REG(hw, E1000_BPRC);
*val = igb->stat_bprc;
break;
case MAC_STAT_MULTIXMT:
igb->stat_mptc += E1000_READ_REG(hw, E1000_MPTC);
*val = igb->stat_mptc;
break;
case MAC_STAT_BRDCSTXMT:
igb->stat_bptc += E1000_READ_REG(hw, E1000_BPTC);
*val = igb->stat_bptc;
break;
case MAC_STAT_NORCVBUF:
igb->stat_rnbc += E1000_READ_REG(hw, E1000_RNBC);
*val = igb->stat_rnbc;
break;
case MAC_STAT_IERRORS:
igb->stat_rxerrc += E1000_READ_REG(hw, E1000_RXERRC);
igb->stat_algnerrc += E1000_READ_REG(hw, E1000_ALGNERRC);
igb_ks->rlec.value.ui64 +=
E1000_READ_REG(hw, E1000_RLEC);
igb->stat_crcerrs += E1000_READ_REG(hw, E1000_CRCERRS);
igb->stat_cexterr += E1000_READ_REG(hw, E1000_CEXTERR);
*val = igb->stat_rxerrc +
igb->stat_algnerrc +
igb_ks->rlec.value.ui64 +
igb->stat_crcerrs +
igb->stat_cexterr;
break;
case MAC_STAT_NOXMTBUF:
*val = 0;
break;
case MAC_STAT_OERRORS:
igb->stat_ecol += E1000_READ_REG(hw, E1000_ECOL);
*val = igb->stat_ecol;
break;
case MAC_STAT_COLLISIONS:
igb->stat_colc += E1000_READ_REG(hw, E1000_COLC);
*val = igb->stat_colc;
break;
case MAC_STAT_RBYTES:
/*
* The 64-bit register will reset whenever the upper
* 32 bits are read. So we need to read the lower
* 32 bits first, then read the upper 32 bits.
*/
low_val = E1000_READ_REG(hw, E1000_TORL);
high_val = E1000_READ_REG(hw, E1000_TORH);
igb->stat_tor += (uint64_t)high_val << 32 | (uint64_t)low_val;
*val = igb->stat_tor;
break;
case MAC_STAT_IPACKETS:
igb->stat_tpr += E1000_READ_REG(hw, E1000_TPR);
*val = igb->stat_tpr;
break;
case MAC_STAT_OBYTES:
/*
* The 64-bit register will reset whenever the upper
* 32 bits are read. So we need to read the lower
* 32 bits first, then read the upper 32 bits.
*/
low_val = E1000_READ_REG(hw, E1000_TOTL);
high_val = E1000_READ_REG(hw, E1000_TOTH);
igb->stat_tot += (uint64_t)high_val << 32 | (uint64_t)low_val;
*val = igb->stat_tot;
break;
case MAC_STAT_OPACKETS:
igb->stat_tpt += E1000_READ_REG(hw, E1000_TPT);
*val = igb->stat_tpt;
break;
/* RFC 1643 stats */
case ETHER_STAT_ALIGN_ERRORS:
igb->stat_algnerrc += E1000_READ_REG(hw, E1000_ALGNERRC);
*val = igb->stat_algnerrc;
break;
case ETHER_STAT_FCS_ERRORS:
igb->stat_crcerrs += E1000_READ_REG(hw, E1000_CRCERRS);
*val = igb->stat_crcerrs;
break;
case ETHER_STAT_FIRST_COLLISIONS:
igb->stat_scc += E1000_READ_REG(hw, E1000_SCC);
*val = igb->stat_scc;
break;
case ETHER_STAT_MULTI_COLLISIONS:
igb->stat_mcc += E1000_READ_REG(hw, E1000_MCC);
*val = igb->stat_mcc;
break;
case ETHER_STAT_SQE_ERRORS:
igb->stat_sec += E1000_READ_REG(hw, E1000_SEC);
*val = igb->stat_sec;
break;
case ETHER_STAT_DEFER_XMTS:
igb->stat_dc += E1000_READ_REG(hw, E1000_DC);
*val = igb->stat_dc;
break;
case ETHER_STAT_TX_LATE_COLLISIONS:
igb->stat_latecol += E1000_READ_REG(hw, E1000_LATECOL);
*val = igb->stat_latecol;
break;
case ETHER_STAT_EX_COLLISIONS:
igb->stat_ecol += E1000_READ_REG(hw, E1000_ECOL);
*val = igb->stat_ecol;
break;
case ETHER_STAT_MACXMT_ERRORS:
igb->stat_ecol += E1000_READ_REG(hw, E1000_ECOL);
*val = igb->stat_ecol;
break;
case ETHER_STAT_CARRIER_ERRORS:
igb->stat_cexterr += E1000_READ_REG(hw, E1000_CEXTERR);
*val = igb->stat_cexterr;
break;
case ETHER_STAT_TOOLONG_ERRORS:
igb->stat_roc += E1000_READ_REG(hw, E1000_ROC);
*val = igb->stat_roc;
break;
case ETHER_STAT_MACRCV_ERRORS:
igb->stat_rxerrc += E1000_READ_REG(hw, E1000_RXERRC);
*val = igb->stat_rxerrc;
break;
/* MII/GMII stats */
case ETHER_STAT_XCVR_ADDR:
/* The Internal PHY's MDI address for each MAC is 1 */
*val = 1;
break;
case ETHER_STAT_XCVR_ID:
*val = hw->phy.id | hw->phy.revision;
break;
case ETHER_STAT_XCVR_INUSE:
switch (igb->link_speed) {
case SPEED_1000:
*val =
(hw->phy.media_type == e1000_media_type_copper) ?
XCVR_1000T : XCVR_1000X;
break;
case SPEED_100:
*val =
(hw->phy.media_type == e1000_media_type_copper) ?
(igb->param_100t4_cap == 1) ?
XCVR_100T4 : XCVR_100T2 : XCVR_100X;
break;
case SPEED_10:
*val = XCVR_10;
break;
default:
*val = XCVR_NONE;
break;
}
break;
case ETHER_STAT_CAP_1000FDX:
*val = igb->param_1000fdx_cap;
break;
case ETHER_STAT_CAP_1000HDX:
*val = igb->param_1000hdx_cap;
break;
case ETHER_STAT_CAP_100FDX:
*val = igb->param_100fdx_cap;
break;
case ETHER_STAT_CAP_100HDX:
*val = igb->param_100hdx_cap;
break;
case ETHER_STAT_CAP_10FDX:
*val = igb->param_10fdx_cap;
break;
case ETHER_STAT_CAP_10HDX:
*val = igb->param_10hdx_cap;
break;
case ETHER_STAT_CAP_ASMPAUSE:
*val = igb->param_asym_pause_cap;
break;
case ETHER_STAT_CAP_PAUSE:
*val = igb->param_pause_cap;
break;
case ETHER_STAT_CAP_AUTONEG:
*val = igb->param_autoneg_cap;
break;
case ETHER_STAT_ADV_CAP_1000FDX:
*val = igb->param_adv_1000fdx_cap;
break;
case ETHER_STAT_ADV_CAP_1000HDX:
*val = igb->param_adv_1000hdx_cap;
break;
case ETHER_STAT_ADV_CAP_100FDX:
*val = igb->param_adv_100fdx_cap;
break;
case ETHER_STAT_ADV_CAP_100HDX:
*val = igb->param_adv_100hdx_cap;
break;
case ETHER_STAT_ADV_CAP_10FDX:
*val = igb->param_adv_10fdx_cap;
break;
case ETHER_STAT_ADV_CAP_10HDX:
*val = igb->param_adv_10hdx_cap;
break;
case ETHER_STAT_ADV_CAP_ASMPAUSE:
*val = igb->param_adv_asym_pause_cap;
break;
case ETHER_STAT_ADV_CAP_PAUSE:
*val = igb->param_adv_pause_cap;
break;
case ETHER_STAT_ADV_CAP_AUTONEG:
*val = hw->mac.autoneg;
break;
case ETHER_STAT_LP_CAP_1000FDX:
*val = igb->param_lp_1000fdx_cap;
break;
case ETHER_STAT_LP_CAP_1000HDX:
*val = igb->param_lp_1000hdx_cap;
break;
case ETHER_STAT_LP_CAP_100FDX:
*val = igb->param_lp_100fdx_cap;
break;
case ETHER_STAT_LP_CAP_100HDX:
*val = igb->param_lp_100hdx_cap;
break;
case ETHER_STAT_LP_CAP_10FDX:
*val = igb->param_lp_10fdx_cap;
break;
case ETHER_STAT_LP_CAP_10HDX:
*val = igb->param_lp_10hdx_cap;
break;
case ETHER_STAT_LP_CAP_ASMPAUSE:
*val = igb->param_lp_asym_pause_cap;
break;
case ETHER_STAT_LP_CAP_PAUSE:
*val = igb->param_lp_pause_cap;
break;
case ETHER_STAT_LP_CAP_AUTONEG:
*val = igb->param_lp_autoneg_cap;
break;
case ETHER_STAT_LINK_ASMPAUSE:
*val = igb->param_asym_pause_cap;
break;
case ETHER_STAT_LINK_PAUSE:
*val = igb->param_pause_cap;
break;
case ETHER_STAT_LINK_AUTONEG:
*val = hw->mac.autoneg;
break;
case ETHER_STAT_LINK_DUPLEX:
*val = (igb->link_duplex == FULL_DUPLEX) ?
LINK_DUPLEX_FULL : LINK_DUPLEX_HALF;
break;
case ETHER_STAT_TOOSHORT_ERRORS:
igb->stat_ruc += E1000_READ_REG(hw, E1000_RUC);
*val = igb->stat_ruc;
break;
case ETHER_STAT_CAP_REMFAULT:
*val = igb->param_rem_fault;
break;
case ETHER_STAT_ADV_REMFAULT:
*val = igb->param_adv_rem_fault;
break;
case ETHER_STAT_LP_REMFAULT:
*val = igb->param_lp_rem_fault;
break;
case ETHER_STAT_JABBER_ERRORS:
igb->stat_rjc += E1000_READ_REG(hw, E1000_RJC);
*val = igb->stat_rjc;
break;
case ETHER_STAT_CAP_100T4:
*val = igb->param_100t4_cap;
break;
case ETHER_STAT_ADV_CAP_100T4:
*val = igb->param_adv_100t4_cap;
break;
case ETHER_STAT_LP_CAP_100T4:
*val = igb->param_lp_100t4_cap;
break;
default:
mutex_exit(&igb->gen_lock);
return (ENOTSUP);
}
mutex_exit(&igb->gen_lock);
if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
return (EIO);
}
return (0);
}
/*
* Bring the device out of the reset/quiesced state that it
* was in when the interface was registered.
*/
int
igb_m_start(void *arg)
{
igb_t *igb = (igb_t *)arg;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
if (igb_start(igb, B_TRUE) != IGB_SUCCESS) {
mutex_exit(&igb->gen_lock);
return (EIO);
}
atomic_or_32(&igb->igb_state, IGB_STARTED);
mutex_exit(&igb->gen_lock);
/*
* Enable and start the watchdog timer
*/
igb_enable_watchdog_timer(igb);
return (0);
}
/*
* Stop the device and put it in a reset/quiesced state such
* that the interface can be unregistered.
*/
void
igb_m_stop(void *arg)
{
igb_t *igb = (igb_t *)arg;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return;
}
atomic_and_32(&igb->igb_state, ~IGB_STARTED);
igb_stop(igb, B_TRUE);
mutex_exit(&igb->gen_lock);
/*
* Disable and stop the watchdog timer
*/
igb_disable_watchdog_timer(igb);
}
/*
* Set the promiscuity of the device.
*/
int
igb_m_promisc(void *arg, boolean_t on)
{
igb_t *igb = (igb_t *)arg;
uint32_t reg_val;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
reg_val = E1000_READ_REG(&igb->hw, E1000_RCTL);
if (on)
reg_val |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
else
reg_val &= (~(E1000_RCTL_UPE | E1000_RCTL_MPE));
E1000_WRITE_REG(&igb->hw, E1000_RCTL, reg_val);
mutex_exit(&igb->gen_lock);
if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
return (EIO);
}
return (0);
}
/*
* Add/remove the addresses to/from the set of multicast
* addresses for which the device will receive packets.
*/
int
igb_m_multicst(void *arg, boolean_t add, const uint8_t *mcst_addr)
{
igb_t *igb = (igb_t *)arg;
int result;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
result = (add) ? igb_multicst_add(igb, mcst_addr)
: igb_multicst_remove(igb, mcst_addr);
mutex_exit(&igb->gen_lock);
return (result);
}
/*
* Pass on M_IOCTL messages passed to the DLD, and support
* private IOCTLs for debugging and ndd.
*/
void
igb_m_ioctl(void *arg, queue_t *q, mblk_t *mp)
{
igb_t *igb = (igb_t *)arg;
struct iocblk *iocp;
enum ioc_reply status;
iocp = (struct iocblk *)(uintptr_t)mp->b_rptr;
iocp->ioc_error = 0;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
miocnak(q, mp, 0, EINVAL);
return;
}
mutex_exit(&igb->gen_lock);
switch (iocp->ioc_cmd) {
case LB_GET_INFO_SIZE:
case LB_GET_INFO:
case LB_GET_MODE:
case LB_SET_MODE:
status = igb_loopback_ioctl(igb, iocp, mp);
break;
default:
status = IOC_INVAL;
break;
}
/*
* Decide how to reply
*/
switch (status) {
default:
case IOC_INVAL:
/*
* Error, reply with a NAK and EINVAL or the specified error
*/
miocnak(q, mp, 0, iocp->ioc_error == 0 ?
EINVAL : iocp->ioc_error);
break;
case IOC_DONE:
/*
* OK, reply already sent
*/
break;
case IOC_ACK:
/*
* OK, reply with an ACK
*/
miocack(q, mp, 0, 0);
break;
case IOC_REPLY:
/*
* OK, send prepared reply as ACK or NAK
*/
mp->b_datap->db_type = iocp->ioc_error == 0 ?
M_IOCACK : M_IOCNAK;
qreply(q, mp);
break;
}
}
/*
* Add a MAC address to the target RX group.
*/
static int
igb_addmac(void *arg, const uint8_t *mac_addr)
{
igb_rx_group_t *rx_group = (igb_rx_group_t *)arg;
igb_t *igb = rx_group->igb;
struct e1000_hw *hw = &igb->hw;
int i, slot;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
if (igb->unicst_avail == 0) {
/* no slots available */
mutex_exit(&igb->gen_lock);
return (ENOSPC);
}
/*
* The slots from 0 to igb->num_rx_groups are reserved slots which
* are 1 to 1 mapped with group index directly. The other slots are
* shared between the all of groups. While adding a MAC address,
* it will try to set the reserved slots first, then the shared slots.
*/
slot = -1;
if (igb->unicst_addr[rx_group->index].mac.set == 1) {
/*
* The reserved slot for current group is used, find the free
* slots in the shared slots.
*/
for (i = igb->num_rx_groups; i < igb->unicst_total; i++) {
if (igb->unicst_addr[i].mac.set == 0) {
slot = i;
break;
}
}
} else
slot = rx_group->index;
if (slot == -1) {
/* no slots available in the shared slots */
mutex_exit(&igb->gen_lock);
return (ENOSPC);
}
/* Set VMDq according to the mode supported by hardware. */
e1000_rar_set_vmdq(hw, mac_addr, slot, igb->vmdq_mode, rx_group->index);
bcopy(mac_addr, igb->unicst_addr[slot].mac.addr, ETHERADDRL);
igb->unicst_addr[slot].mac.group_index = rx_group->index;
igb->unicst_addr[slot].mac.set = 1;
igb->unicst_avail--;
mutex_exit(&igb->gen_lock);
return (0);
}
/*
* Remove a MAC address from the specified RX group.
*/
static int
igb_remmac(void *arg, const uint8_t *mac_addr)
{
igb_rx_group_t *rx_group = (igb_rx_group_t *)arg;
igb_t *igb = rx_group->igb;
struct e1000_hw *hw = &igb->hw;
int slot;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
slot = igb_unicst_find(igb, mac_addr);
if (slot == -1) {
mutex_exit(&igb->gen_lock);
return (EINVAL);
}
if (igb->unicst_addr[slot].mac.set == 0) {
mutex_exit(&igb->gen_lock);
return (EINVAL);
}
/* Clear the MAC ddress in the slot */
e1000_rar_clear(hw, slot);
igb->unicst_addr[slot].mac.set = 0;
igb->unicst_avail++;
mutex_exit(&igb->gen_lock);
return (0);
}
/*
* Enable interrupt on the specificed rx ring.
*/
int
igb_rx_ring_intr_enable(mac_intr_handle_t intrh)
{
igb_rx_ring_t *rx_ring = (igb_rx_ring_t *)intrh;
igb_t *igb = rx_ring->igb;
struct e1000_hw *hw = &igb->hw;
uint32_t index = rx_ring->index;
if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
/* Interrupt enabling for MSI-X */
igb->eims_mask |= (E1000_EICR_RX_QUEUE0 << index);
E1000_WRITE_REG(hw, E1000_EIMS, igb->eims_mask);
E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
} else {
ASSERT(index == 0);
/* Interrupt enabling for MSI and legacy */
igb->ims_mask |= E1000_IMS_RXT0;
E1000_WRITE_REG(hw, E1000_IMS, igb->ims_mask);
}
E1000_WRITE_FLUSH(hw);
return (0);
}
/*
* Disable interrupt on the specificed rx ring.
*/
int
igb_rx_ring_intr_disable(mac_intr_handle_t intrh)
{
igb_rx_ring_t *rx_ring = (igb_rx_ring_t *)intrh;
igb_t *igb = rx_ring->igb;
struct e1000_hw *hw = &igb->hw;
uint32_t index = rx_ring->index;
if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
/* Interrupt disabling for MSI-X */
igb->eims_mask &= ~(E1000_EICR_RX_QUEUE0 << index);
E1000_WRITE_REG(hw, E1000_EIMC,
(E1000_EICR_RX_QUEUE0 << index));
E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
} else {
ASSERT(index == 0);
/* Interrupt disabling for MSI and legacy */
igb->ims_mask &= ~E1000_IMS_RXT0;
E1000_WRITE_REG(hw, E1000_IMC, E1000_IMS_RXT0);
}
E1000_WRITE_FLUSH(hw);
return (0);
}
/*
* Get the global ring index by a ring index within a group.
*/
int
igb_get_rx_ring_index(igb_t *igb, int gindex, int rindex)
{
igb_rx_ring_t *rx_ring;
int i;
for (i = 0; i < igb->num_rx_rings; i++) {
rx_ring = &igb->rx_rings[i];
if (rx_ring->group_index == gindex)
rindex--;
if (rindex < 0)
return (i);
}
return (-1);
}
static int
igb_ring_start(mac_ring_driver_t rh, uint64_t mr_gen_num)
{
igb_rx_ring_t *rx_ring = (igb_rx_ring_t *)rh;
mutex_enter(&rx_ring->rx_lock);
rx_ring->ring_gen_num = mr_gen_num;
mutex_exit(&rx_ring->rx_lock);
return (0);
}
/*
* Callback funtion for MAC layer to register all rings.
*/
/* ARGSUSED */
void
igb_fill_ring(void *arg, mac_ring_type_t rtype, const int rg_index,
const int index, mac_ring_info_t *infop, mac_ring_handle_t rh)
{
igb_t *igb = (igb_t *)arg;
mac_intr_t *mintr = &infop->mri_intr;
switch (rtype) {
case MAC_RING_TYPE_RX: {
igb_rx_ring_t *rx_ring;
int global_index;
/*
* 'index' is the ring index within the group.
* We need the global ring index by searching in group.
*/
global_index = igb_get_rx_ring_index(igb, rg_index, index);
ASSERT(global_index >= 0);
rx_ring = &igb->rx_rings[global_index];
rx_ring->ring_handle = rh;
infop->mri_driver = (mac_ring_driver_t)rx_ring;
infop->mri_start = igb_ring_start;
infop->mri_stop = NULL;
infop->mri_poll = (mac_ring_poll_t)igb_rx_ring_poll;
infop->mri_stat = igb_rx_ring_stat;
mintr->mi_handle = (mac_intr_handle_t)rx_ring;
mintr->mi_enable = igb_rx_ring_intr_enable;
mintr->mi_disable = igb_rx_ring_intr_disable;
if (igb->intr_type & (DDI_INTR_TYPE_MSIX | DDI_INTR_TYPE_MSI)) {
mintr->mi_ddi_handle =
igb->htable[rx_ring->intr_vector];
}
break;
}
case MAC_RING_TYPE_TX: {
ASSERT(index < igb->num_tx_rings);
igb_tx_ring_t *tx_ring = &igb->tx_rings[index];
tx_ring->ring_handle = rh;
infop->mri_driver = (mac_ring_driver_t)tx_ring;
infop->mri_start = NULL;
infop->mri_stop = NULL;
infop->mri_tx = igb_tx_ring_send;
infop->mri_stat = igb_tx_ring_stat;
if (igb->intr_type & (DDI_INTR_TYPE_MSIX | DDI_INTR_TYPE_MSI)) {
mintr->mi_ddi_handle =
igb->htable[tx_ring->intr_vector];
}
break;
}
default:
break;
}
}
void
igb_fill_group(void *arg, mac_ring_type_t rtype, const int index,
mac_group_info_t *infop, mac_group_handle_t gh)
{
igb_t *igb = (igb_t *)arg;
switch (rtype) {
case MAC_RING_TYPE_RX: {
igb_rx_group_t *rx_group;
ASSERT((index >= 0) && (index < igb->num_rx_groups));
rx_group = &igb->rx_groups[index];
rx_group->group_handle = gh;
infop->mgi_driver = (mac_group_driver_t)rx_group;
infop->mgi_start = NULL;
infop->mgi_stop = NULL;
infop->mgi_addmac = igb_addmac;
infop->mgi_remmac = igb_remmac;
infop->mgi_count = (igb->num_rx_rings / igb->num_rx_groups);
break;
}
case MAC_RING_TYPE_TX:
break;
default:
break;
}
}
static int
igb_led_set(void *arg, mac_led_mode_t mode, uint_t flags)
{
igb_t *igb = arg;
if (flags != 0)
return (EINVAL);
if (mode != MAC_LED_DEFAULT &&
mode != MAC_LED_IDENT &&
mode != MAC_LED_OFF &&
mode != MAC_LED_ON)
return (ENOTSUP);
if (mode != MAC_LED_DEFAULT && !igb->igb_led_setup) {
if (e1000_setup_led(&igb->hw) != E1000_SUCCESS)
return (EIO);
igb->igb_led_setup = B_TRUE;
}
switch (mode) {
case MAC_LED_DEFAULT:
if (igb->igb_led_setup) {
if (e1000_cleanup_led(&igb->hw) != E1000_SUCCESS)
return (EIO);
igb->igb_led_setup = B_FALSE;
}
break;
case MAC_LED_IDENT:
if (e1000_blink_led(&igb->hw) != E1000_SUCCESS)
return (EIO);
break;
case MAC_LED_OFF:
if (e1000_led_off(&igb->hw) != E1000_SUCCESS)
return (EIO);
break;
case MAC_LED_ON:
if (e1000_led_on(&igb->hw) != E1000_SUCCESS)
return (EIO);
break;
default:
return (ENOTSUP);
}
return (0);
}
/*
* Obtain the MAC's capabilities and associated data from
* the driver.
*/
boolean_t
igb_m_getcapab(void *arg, mac_capab_t cap, void *cap_data)
{
igb_t *igb = (igb_t *)arg;
switch (cap) {
case MAC_CAPAB_HCKSUM: {
uint32_t *tx_hcksum_flags = cap_data;
/*
* We advertise our capabilities only if tx hcksum offload is
* enabled. On receive, the stack will accept checksummed
* packets anyway, even if we haven't said we can deliver
* them.
*/
if (!igb->tx_hcksum_enable)
return (B_FALSE);
*tx_hcksum_flags = HCKSUM_INET_PARTIAL | HCKSUM_IPHDRCKSUM;
break;
}
case MAC_CAPAB_LSO: {
mac_capab_lso_t *cap_lso = cap_data;
if (igb->lso_enable) {
cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4 |
LSO_TX_BASIC_TCP_IPV6;
cap_lso->lso_basic_tcp_ipv4.lso_max = IGB_LSO_MAXLEN;
cap_lso->lso_basic_tcp_ipv6.lso_max = IGB_LSO_MAXLEN;
break;
} else {
return (B_FALSE);
}
}
case MAC_CAPAB_RINGS: {
mac_capab_rings_t *cap_rings = cap_data;
switch (cap_rings->mr_type) {
case MAC_RING_TYPE_RX:
cap_rings->mr_group_type = MAC_GROUP_TYPE_STATIC;
cap_rings->mr_rnum = igb->num_rx_rings;
cap_rings->mr_gnum = igb->num_rx_groups;
cap_rings->mr_rget = igb_fill_ring;
cap_rings->mr_gget = igb_fill_group;
cap_rings->mr_gaddring = NULL;
cap_rings->mr_gremring = NULL;
break;
case MAC_RING_TYPE_TX:
cap_rings->mr_group_type = MAC_GROUP_TYPE_STATIC;
cap_rings->mr_rnum = igb->num_tx_rings;
cap_rings->mr_gnum = 0;
cap_rings->mr_rget = igb_fill_ring;
cap_rings->mr_gget = NULL;
break;
default:
break;
}
break;
}
case MAC_CAPAB_LED: {
mac_capab_led_t *cap_led = cap_data;
cap_led->mcl_flags = 0;
cap_led->mcl_modes = MAC_LED_DEFAULT;
if (igb->hw.mac.ops.blink_led != NULL &&
igb->hw.mac.ops.blink_led != e1000_null_ops_generic) {
cap_led->mcl_modes |= MAC_LED_IDENT;
}
if (igb->hw.mac.ops.led_off != NULL &&
igb->hw.mac.ops.led_off != e1000_null_ops_generic) {
cap_led->mcl_modes |= MAC_LED_OFF;
}
if (igb->hw.mac.ops.led_on != NULL &&
igb->hw.mac.ops.led_on != e1000_null_ops_generic) {
cap_led->mcl_modes |= MAC_LED_ON;
}
cap_led->mcl_set = igb_led_set;
break;
}
default:
return (B_FALSE);
}
return (B_TRUE);
}
int
igb_m_setprop(void *arg, const char *pr_name, mac_prop_id_t pr_num,
uint_t pr_valsize, const void *pr_val)
{
igb_t *igb = (igb_t *)arg;
struct e1000_hw *hw = &igb->hw;
int err = 0;
uint32_t flow_control;
uint32_t cur_mtu, new_mtu;
uint32_t rx_size;
uint32_t tx_size;
mutex_enter(&igb->gen_lock);
if (igb->igb_state & IGB_SUSPENDED) {
mutex_exit(&igb->gen_lock);
return (ECANCELED);
}
if (igb->loopback_mode != IGB_LB_NONE && igb_param_locked(pr_num)) {
/*
* All en_* parameters are locked (read-only)
* while the device is in any sort of loopback mode.
*/
mutex_exit(&igb->gen_lock);
return (EBUSY);
}
switch (pr_num) {
case MAC_PROP_EN_1000FDX_CAP:
/* read/write on copper, read-only on serdes */
if (hw->phy.media_type != e1000_media_type_copper) {
err = ENOTSUP;
break;
}
igb->param_en_1000fdx_cap = *(uint8_t *)pr_val;
igb->param_adv_1000fdx_cap = *(uint8_t *)pr_val;
goto setup_link;
case MAC_PROP_EN_100FDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
err = ENOTSUP;
break;
}
igb->param_en_100fdx_cap = *(uint8_t *)pr_val;
igb->param_adv_100fdx_cap = *(uint8_t *)pr_val;
goto setup_link;
case MAC_PROP_EN_100HDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
err = ENOTSUP;
break;
}
igb->param_en_100hdx_cap = *(uint8_t *)pr_val;
igb->param_adv_100hdx_cap = *(uint8_t *)pr_val;
goto setup_link;
case MAC_PROP_EN_10FDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
err = ENOTSUP;
break;
}
igb->param_en_10fdx_cap = *(uint8_t *)pr_val;
igb->param_adv_10fdx_cap = *(uint8_t *)pr_val;
goto setup_link;
case MAC_PROP_EN_10HDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
err = ENOTSUP;
break;
}
igb->param_en_10hdx_cap = *(uint8_t *)pr_val;
igb->param_adv_10hdx_cap = *(uint8_t *)pr_val;
goto setup_link;
case MAC_PROP_AUTONEG:
if (hw->phy.media_type != e1000_media_type_copper) {
err = ENOTSUP;
break;
}
igb->param_adv_autoneg_cap = *(uint8_t *)pr_val;
goto setup_link;
case MAC_PROP_FLOWCTRL:
bcopy(pr_val, &flow_control, sizeof (flow_control));
switch (flow_control) {
default:
err = EINVAL;
break;
case LINK_FLOWCTRL_NONE:
hw->fc.requested_mode = e1000_fc_none;
break;
case LINK_FLOWCTRL_RX:
hw->fc.requested_mode = e1000_fc_rx_pause;
break;
case LINK_FLOWCTRL_TX:
hw->fc.requested_mode = e1000_fc_tx_pause;
break;
case LINK_FLOWCTRL_BI:
hw->fc.requested_mode = e1000_fc_full;
break;
}
setup_link:
if (err == 0) {
if (igb_setup_link(igb, B_TRUE) != IGB_SUCCESS)
err = EINVAL;
}
break;
case MAC_PROP_ADV_1000FDX_CAP:
case MAC_PROP_ADV_1000HDX_CAP:
case MAC_PROP_ADV_100T4_CAP:
case MAC_PROP_ADV_100FDX_CAP:
case MAC_PROP_ADV_100HDX_CAP:
case MAC_PROP_ADV_10FDX_CAP:
case MAC_PROP_ADV_10HDX_CAP:
case MAC_PROP_EN_1000HDX_CAP:
case MAC_PROP_EN_100T4_CAP:
case MAC_PROP_STATUS:
case MAC_PROP_SPEED:
case MAC_PROP_DUPLEX:
err = ENOTSUP; /* read-only prop. Can't set this. */
break;
case MAC_PROP_MTU:
/* adapter must be stopped for an MTU change */
if (igb->igb_state & IGB_STARTED) {
err = EBUSY;
break;
}
cur_mtu = igb->default_mtu;
bcopy(pr_val, &new_mtu, sizeof (new_mtu));
if (new_mtu == cur_mtu) {
err = 0;
break;
}
if (new_mtu < MIN_MTU || new_mtu > MAX_MTU) {
err = EINVAL;
break;
}
err = mac_maxsdu_update(igb->mac_hdl, new_mtu);
if (err == 0) {
igb->default_mtu = new_mtu;
igb->max_frame_size = igb->default_mtu +
sizeof (struct ether_vlan_header) + ETHERFCSL;
/*
* Set rx buffer size
*/
rx_size = igb->max_frame_size + IPHDR_ALIGN_ROOM;
igb->rx_buf_size = ((rx_size >> 10) + ((rx_size &
(((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10;
/*
* Set tx buffer size
*/
tx_size = igb->max_frame_size;
igb->tx_buf_size = ((tx_size >> 10) + ((tx_size &
(((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10;
}
break;
case MAC_PROP_PRIVATE:
err = igb_set_priv_prop(igb, pr_name, pr_valsize, pr_val);
break;
default:
err = ENOTSUP;
break;
}
mutex_exit(&igb->gen_lock);
if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
return (EIO);
}
return (err);
}
int
igb_m_getprop(void *arg, const char *pr_name, mac_prop_id_t pr_num,
uint_t pr_valsize, void *pr_val)
{
igb_t *igb = (igb_t *)arg;
struct e1000_hw *hw = &igb->hw;
int err = 0;
uint32_t flow_control;
uint64_t tmp = 0;
switch (pr_num) {
case MAC_PROP_DUPLEX:
ASSERT(pr_valsize >= sizeof (link_duplex_t));
bcopy(&igb->link_duplex, pr_val, sizeof (link_duplex_t));
break;
case MAC_PROP_SPEED:
ASSERT(pr_valsize >= sizeof (uint64_t));
tmp = igb->link_speed * 1000000ull;
bcopy(&tmp, pr_val, sizeof (tmp));
break;
case MAC_PROP_AUTONEG:
ASSERT(pr_valsize >= sizeof (uint8_t));
*(uint8_t *)pr_val = igb->param_adv_autoneg_cap;
break;
case MAC_PROP_FLOWCTRL:
ASSERT(pr_valsize >= sizeof (uint32_t));
switch (hw->fc.requested_mode) {
case e1000_fc_none:
flow_control = LINK_FLOWCTRL_NONE;
break;
case e1000_fc_rx_pause:
flow_control = LINK_FLOWCTRL_RX;
break;
case e1000_fc_tx_pause:
flow_control = LINK_FLOWCTRL_TX;
break;
case e1000_fc_full:
flow_control = LINK_FLOWCTRL_BI;
break;
}
bcopy(&flow_control, pr_val, sizeof (flow_control));
break;
case MAC_PROP_ADV_1000FDX_CAP:
*(uint8_t *)pr_val = igb->param_adv_1000fdx_cap;
break;
case MAC_PROP_EN_1000FDX_CAP:
*(uint8_t *)pr_val = igb->param_en_1000fdx_cap;
break;
case MAC_PROP_ADV_1000HDX_CAP:
*(uint8_t *)pr_val = igb->param_adv_1000hdx_cap;
break;
case MAC_PROP_EN_1000HDX_CAP:
*(uint8_t *)pr_val = igb->param_en_1000hdx_cap;
break;
case MAC_PROP_ADV_100T4_CAP:
*(uint8_t *)pr_val = igb->param_adv_100t4_cap;
break;
case MAC_PROP_EN_100T4_CAP:
*(uint8_t *)pr_val = igb->param_en_100t4_cap;
break;
case MAC_PROP_ADV_100FDX_CAP:
*(uint8_t *)pr_val = igb->param_adv_100fdx_cap;
break;
case MAC_PROP_EN_100FDX_CAP:
*(uint8_t *)pr_val = igb->param_en_100fdx_cap;
break;
case MAC_PROP_ADV_100HDX_CAP:
*(uint8_t *)pr_val = igb->param_adv_100hdx_cap;
break;
case MAC_PROP_EN_100HDX_CAP:
*(uint8_t *)pr_val = igb->param_en_100hdx_cap;
break;
case MAC_PROP_ADV_10FDX_CAP:
*(uint8_t *)pr_val = igb->param_adv_10fdx_cap;
break;
case MAC_PROP_EN_10FDX_CAP:
*(uint8_t *)pr_val = igb->param_en_10fdx_cap;
break;
case MAC_PROP_ADV_10HDX_CAP:
*(uint8_t *)pr_val = igb->param_adv_10hdx_cap;
break;
case MAC_PROP_EN_10HDX_CAP:
*(uint8_t *)pr_val = igb->param_en_10hdx_cap;
break;
case MAC_PROP_PRIVATE:
err = igb_get_priv_prop(igb, pr_name, pr_valsize, pr_val);
break;
default:
err = ENOTSUP;
break;
}
return (err);
}
void
igb_m_propinfo(void *arg, const char *pr_name, mac_prop_id_t pr_num,
mac_prop_info_handle_t prh)
{
igb_t *igb = (igb_t *)arg;
struct e1000_hw *hw = &igb->hw;
uint16_t phy_status, phy_ext_status;
switch (pr_num) {
case MAC_PROP_DUPLEX:
case MAC_PROP_SPEED:
case MAC_PROP_ADV_1000FDX_CAP:
case MAC_PROP_ADV_1000HDX_CAP:
case MAC_PROP_EN_1000HDX_CAP:
case MAC_PROP_ADV_100T4_CAP:
case MAC_PROP_EN_100T4_CAP:
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
break;
case MAC_PROP_EN_1000FDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
} else {
(void) e1000_read_phy_reg(hw, PHY_EXT_STATUS,
&phy_ext_status);
mac_prop_info_set_default_uint8(prh,
((phy_ext_status & IEEE_ESR_1000T_FD_CAPS) ||
(phy_ext_status & IEEE_ESR_1000X_FD_CAPS)) ? 1 : 0);
}
break;
case MAC_PROP_ADV_100FDX_CAP:
case MAC_PROP_EN_100FDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
} else {
(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
mac_prop_info_set_default_uint8(prh,
((phy_status & MII_SR_100X_FD_CAPS) ||
(phy_status & MII_SR_100T2_FD_CAPS)) ? 1 : 0);
}
break;
case MAC_PROP_ADV_100HDX_CAP:
case MAC_PROP_EN_100HDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
} else {
(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
mac_prop_info_set_default_uint8(prh,
((phy_status & MII_SR_100X_HD_CAPS) ||
(phy_status & MII_SR_100T2_HD_CAPS)) ? 1 : 0);
}
break;
case MAC_PROP_ADV_10FDX_CAP:
case MAC_PROP_EN_10FDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
} else {
(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
mac_prop_info_set_default_uint8(prh,
(phy_status & MII_SR_10T_FD_CAPS) ? 1 : 0);
}
break;
case MAC_PROP_ADV_10HDX_CAP:
case MAC_PROP_EN_10HDX_CAP:
if (hw->phy.media_type != e1000_media_type_copper) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
} else {
(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
mac_prop_info_set_default_uint8(prh,
(phy_status & MII_SR_10T_HD_CAPS) ? 1 : 0);
}
break;
case MAC_PROP_AUTONEG:
if (hw->phy.media_type != e1000_media_type_copper) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
} else {
(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
mac_prop_info_set_default_uint8(prh,
(phy_status & MII_SR_AUTONEG_CAPS) ? 1 : 0);
}
break;
case MAC_PROP_FLOWCTRL:
mac_prop_info_set_default_link_flowctrl(prh, LINK_FLOWCTRL_BI);
break;
case MAC_PROP_MTU:
mac_prop_info_set_range_uint32(prh, MIN_MTU, MAX_MTU);
break;
case MAC_PROP_PRIVATE:
igb_priv_prop_info(igb, pr_name, prh);
break;
}
}
boolean_t
igb_param_locked(mac_prop_id_t pr_num)
{
/*
* All en_* parameters are locked (read-only) while
* the device is in any sort of loopback mode ...
*/
switch (pr_num) {
case MAC_PROP_EN_1000FDX_CAP:
case MAC_PROP_EN_1000HDX_CAP:
case MAC_PROP_EN_100T4_CAP:
case MAC_PROP_EN_100FDX_CAP:
case MAC_PROP_EN_100HDX_CAP:
case MAC_PROP_EN_10FDX_CAP:
case MAC_PROP_EN_10HDX_CAP:
case MAC_PROP_AUTONEG:
case MAC_PROP_FLOWCTRL:
return (B_TRUE);
}
return (B_FALSE);
}
/* ARGSUSED */
int
igb_set_priv_prop(igb_t *igb, const char *pr_name,
uint_t pr_valsize, const void *pr_val)
{
int err = 0;
long result;
struct e1000_hw *hw = &igb->hw;
int i;
if (strcmp(pr_name, "_eee_support") == 0) {
if (pr_val == NULL)
return (EINVAL);
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
switch (result) {
case 0:
case 1:
/*
* For now, only supported on I350/I354.
* Add new mac.type values (or use < instead)
* as new cards offer up EEE.
*/
switch (hw->mac.type) {
case e1000_i350:
/* Must set this prior to the set call. */
hw->dev_spec._82575.eee_disable = !result;
if (e1000_set_eee_i350(hw, result,
result) != E1000_SUCCESS)
err = EIO;
break;
case e1000_i354:
/* Must set this prior to the set call. */
hw->dev_spec._82575.eee_disable = !result;
if (e1000_set_eee_i354(hw, result,
result) != E1000_SUCCESS)
err = EIO;
break;
default:
return (ENXIO);
}
break;
default:
err = EINVAL;
/* FALLTHRU */
}
return (err);
}
if (strcmp(pr_name, "_tx_copy_thresh") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < MIN_TX_COPY_THRESHOLD ||
result > MAX_TX_COPY_THRESHOLD)
err = EINVAL;
else {
igb->tx_copy_thresh = (uint32_t)result;
}
return (err);
}
if (strcmp(pr_name, "_tx_recycle_thresh") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < MIN_TX_RECYCLE_THRESHOLD ||
result > MAX_TX_RECYCLE_THRESHOLD)
err = EINVAL;
else {
igb->tx_recycle_thresh = (uint32_t)result;
}
return (err);
}
if (strcmp(pr_name, "_tx_overload_thresh") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < MIN_TX_OVERLOAD_THRESHOLD ||
result > MAX_TX_OVERLOAD_THRESHOLD)
err = EINVAL;
else {
igb->tx_overload_thresh = (uint32_t)result;
}
return (err);
}
if (strcmp(pr_name, "_tx_resched_thresh") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < MIN_TX_RESCHED_THRESHOLD ||
result > MAX_TX_RESCHED_THRESHOLD ||
result > igb->tx_ring_size)
err = EINVAL;
else {
igb->tx_resched_thresh = (uint32_t)result;
}
return (err);
}
if (strcmp(pr_name, "_rx_copy_thresh") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < MIN_RX_COPY_THRESHOLD ||
result > MAX_RX_COPY_THRESHOLD)
err = EINVAL;
else {
igb->rx_copy_thresh = (uint32_t)result;
}
return (err);
}
if (strcmp(pr_name, "_rx_limit_per_intr") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < MIN_RX_LIMIT_PER_INTR ||
result > MAX_RX_LIMIT_PER_INTR)
err = EINVAL;
else {
igb->rx_limit_per_intr = (uint32_t)result;
}
return (err);
}
if (strcmp(pr_name, "_intr_throttling") == 0) {
if (pr_val == NULL) {
err = EINVAL;
return (err);
}
(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
if (result < igb->capab->min_intr_throttle ||
result > igb->capab->max_intr_throttle)
err = EINVAL;
else {
igb->intr_throttling[0] = (uint32_t)result;
for (i = 0; i < MAX_NUM_EITR; i++)
igb->intr_throttling[i] =
igb->intr_throttling[0];
/* Set interrupt throttling rate */
for (i = 0; i < igb->intr_cnt; i++)
E1000_WRITE_REG(hw, E1000_EITR(i),
igb->intr_throttling[i]);
}
return (err);
}
return (ENOTSUP);
}
int
igb_get_priv_prop(igb_t *igb, const char *pr_name, uint_t pr_valsize,
void *pr_val)
{
int value;
if (strcmp(pr_name, "_adv_pause_cap") == 0) {
value = igb->param_adv_pause_cap;
} else if (strcmp(pr_name, "_adv_asym_pause_cap") == 0) {
value = igb->param_adv_asym_pause_cap;
} else if (strcmp(pr_name, "_eee_support") == 0) {
/*
* For now, only supported on I350. Add new mac.type values
* (or use < instead) as new cards offer up EEE.
*/
switch (igb->hw.mac.type) {
case e1000_i350:
case e1000_i354:
value = !(igb->hw.dev_spec._82575.eee_disable);
break;
default:
value = 0;
}
} else if (strcmp(pr_name, "_tx_copy_thresh") == 0) {
value = igb->tx_copy_thresh;
} else if (strcmp(pr_name, "_tx_recycle_thresh") == 0) {
value = igb->tx_recycle_thresh;
} else if (strcmp(pr_name, "_tx_overload_thresh") == 0) {
value = igb->tx_overload_thresh;
} else if (strcmp(pr_name, "_tx_resched_thresh") == 0) {
value = igb->tx_resched_thresh;
} else if (strcmp(pr_name, "_rx_copy_thresh") == 0) {
value = igb->rx_copy_thresh;
} else if (strcmp(pr_name, "_rx_limit_per_intr") == 0) {
value = igb->rx_limit_per_intr;
} else if (strcmp(pr_name, "_intr_throttling") == 0) {
value = igb->intr_throttling[0];
} else {
return (ENOTSUP);
}
(void) snprintf(pr_val, pr_valsize, "%d", value);
return (0);
}
void
igb_priv_prop_info(igb_t *igb, const char *pr_name, mac_prop_info_handle_t prh)
{
char valstr[64];
int value;
if (strcmp(pr_name, "_adv_pause_cap") == 0 ||
strcmp(pr_name, "_adv_asym_pause_cap") == 0) {
mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
return;
} else if (strcmp(pr_name, "_tx_copy_thresh") == 0) {
value = DEFAULT_TX_COPY_THRESHOLD;
} else if (strcmp(pr_name, "_tx_recycle_thresh") == 0) {
value = DEFAULT_TX_RECYCLE_THRESHOLD;
} else if (strcmp(pr_name, "_tx_overload_thresh") == 0) {
value = DEFAULT_TX_OVERLOAD_THRESHOLD;
} else if (strcmp(pr_name, "_tx_resched_thresh") == 0) {
value = DEFAULT_TX_RESCHED_THRESHOLD;
} else if (strcmp(pr_name, "_rx_copy_thresh") == 0) {
value = DEFAULT_RX_COPY_THRESHOLD;
} else if (strcmp(pr_name, "_rx_limit_per_intr") == 0) {
value = DEFAULT_RX_LIMIT_PER_INTR;
} else if (strcmp(pr_name, "_intr_throttling") == 0) {
value = igb->capab->def_intr_throttle;
} else {
return;
}
(void) snprintf(valstr, sizeof (valstr), "%d", value);
mac_prop_info_set_default_str(prh, valstr);
}
|