1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
|
/*
* CDDL HEADER START
*
* The contents of this file are subject to the terms of the
* Common Development and Distribution License (the "License").
* You may not use this file except in compliance with the License.
*
* You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
* or http://www.opensolaris.org/os/licensing.
* See the License for the specific language governing permissions
* and limitations under the License.
*
* When distributing Covered Code, include this CDDL HEADER in each
* file and include the License file at usr/src/OPENSOLARIS.LICENSE.
* If applicable, add the following below this CDDL HEADER, with the
* fields enclosed by brackets "[]" replaced with your own identifying
* information: Portions Copyright [yyyy] [name of copyright owner]
*
* CDDL HEADER END
*/
/*
* Copyright (c) 2005, 2010, Oracle and/or its affiliates. All rights reserved.
*/
#include <sys/types.h>
#include <sys/cmn_err.h>
#include <sys/vmsystm.h>
#include <sys/vmem.h>
#include <sys/machsystm.h> /* lddphys() */
#include <sys/iommutsb.h>
#include <px_obj.h>
#include <sys/hotplug/pci/pcie_hp.h>
#include "px_regs.h"
#include "oberon_regs.h"
#include "px_csr.h"
#include "px_lib4u.h"
#include "px_err.h"
/*
* Registers that need to be saved and restored during suspend/resume.
*/
/*
* Registers in the PEC Module.
* LPU_RESET should be set to 0ull during resume
*
* This array is in reg,chip form. PX_CHIP_UNIDENTIFIED is for all chips
* or PX_CHIP_FIRE for Fire only, or PX_CHIP_OBERON for Oberon only.
*/
static struct px_pec_regs {
uint64_t reg;
uint64_t chip;
} pec_config_state_regs[] = {
{PEC_CORE_AND_BLOCK_INTERRUPT_ENABLE, PX_CHIP_UNIDENTIFIED},
{ILU_ERROR_LOG_ENABLE, PX_CHIP_UNIDENTIFIED},
{ILU_INTERRUPT_ENABLE, PX_CHIP_UNIDENTIFIED},
{TLU_CONTROL, PX_CHIP_UNIDENTIFIED},
{TLU_OTHER_EVENT_LOG_ENABLE, PX_CHIP_UNIDENTIFIED},
{TLU_OTHER_EVENT_INTERRUPT_ENABLE, PX_CHIP_UNIDENTIFIED},
{TLU_DEVICE_CONTROL, PX_CHIP_UNIDENTIFIED},
{TLU_LINK_CONTROL, PX_CHIP_UNIDENTIFIED},
{TLU_UNCORRECTABLE_ERROR_LOG_ENABLE, PX_CHIP_UNIDENTIFIED},
{TLU_UNCORRECTABLE_ERROR_INTERRUPT_ENABLE, PX_CHIP_UNIDENTIFIED},
{TLU_CORRECTABLE_ERROR_LOG_ENABLE, PX_CHIP_UNIDENTIFIED},
{TLU_CORRECTABLE_ERROR_INTERRUPT_ENABLE, PX_CHIP_UNIDENTIFIED},
{DLU_LINK_LAYER_CONFIG, PX_CHIP_OBERON},
{DLU_FLOW_CONTROL_UPDATE_CONTROL, PX_CHIP_OBERON},
{DLU_TXLINK_REPLAY_TIMER_THRESHOLD, PX_CHIP_OBERON},
{LPU_LINK_LAYER_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_PHY_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_RECEIVE_PHY_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_TRANSMIT_PHY_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_GIGABLAZE_GLUE_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_LTSSM_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_RESET, PX_CHIP_FIRE},
{LPU_DEBUG_CONFIG, PX_CHIP_FIRE},
{LPU_INTERRUPT_MASK, PX_CHIP_FIRE},
{LPU_LINK_LAYER_CONFIG, PX_CHIP_FIRE},
{LPU_FLOW_CONTROL_UPDATE_CONTROL, PX_CHIP_FIRE},
{LPU_TXLINK_FREQUENT_NAK_LATENCY_TIMER_THRESHOLD, PX_CHIP_FIRE},
{LPU_TXLINK_REPLAY_TIMER_THRESHOLD, PX_CHIP_FIRE},
{LPU_REPLAY_BUFFER_MAX_ADDRESS, PX_CHIP_FIRE},
{LPU_TXLINK_RETRY_FIFO_POINTER, PX_CHIP_FIRE},
{LPU_LTSSM_CONFIG2, PX_CHIP_FIRE},
{LPU_LTSSM_CONFIG3, PX_CHIP_FIRE},
{LPU_LTSSM_CONFIG4, PX_CHIP_FIRE},
{LPU_LTSSM_CONFIG5, PX_CHIP_FIRE},
{DMC_CORE_AND_BLOCK_INTERRUPT_ENABLE, PX_CHIP_UNIDENTIFIED},
{DMC_DEBUG_SELECT_FOR_PORT_A, PX_CHIP_UNIDENTIFIED},
{DMC_DEBUG_SELECT_FOR_PORT_B, PX_CHIP_UNIDENTIFIED}
};
#define PEC_KEYS \
((sizeof (pec_config_state_regs))/sizeof (struct px_pec_regs))
#define PEC_SIZE (PEC_KEYS * sizeof (uint64_t))
/*
* Registers for the MMU module.
* MMU_TTE_CACHE_INVALIDATE needs to be cleared. (-1ull)
*/
static uint64_t mmu_config_state_regs[] = {
MMU_TSB_CONTROL,
MMU_CONTROL_AND_STATUS,
MMU_ERROR_LOG_ENABLE,
MMU_INTERRUPT_ENABLE
};
#define MMU_SIZE (sizeof (mmu_config_state_regs))
#define MMU_KEYS (MMU_SIZE / sizeof (uint64_t))
/*
* Registers for the IB Module
*/
static uint64_t ib_config_state_regs[] = {
IMU_ERROR_LOG_ENABLE,
IMU_INTERRUPT_ENABLE
};
#define IB_SIZE (sizeof (ib_config_state_regs))
#define IB_KEYS (IB_SIZE / sizeof (uint64_t))
#define IB_MAP_SIZE (INTERRUPT_MAPPING_ENTRIES * sizeof (uint64_t))
/*
* Registers for the JBC module.
* JBC_ERROR_STATUS_CLEAR needs to be cleared. (-1ull)
*/
static uint64_t jbc_config_state_regs[] = {
JBUS_PARITY_CONTROL,
JBC_FATAL_RESET_ENABLE,
JBC_CORE_AND_BLOCK_INTERRUPT_ENABLE,
JBC_ERROR_LOG_ENABLE,
JBC_INTERRUPT_ENABLE
};
#define JBC_SIZE (sizeof (jbc_config_state_regs))
#define JBC_KEYS (JBC_SIZE / sizeof (uint64_t))
/*
* Registers for the UBC module.
* UBC_ERROR_STATUS_CLEAR needs to be cleared. (-1ull)
*/
static uint64_t ubc_config_state_regs[] = {
UBC_ERROR_LOG_ENABLE,
UBC_INTERRUPT_ENABLE
};
#define UBC_SIZE (sizeof (ubc_config_state_regs))
#define UBC_KEYS (UBC_SIZE / sizeof (uint64_t))
static uint64_t msiq_config_other_regs[] = {
ERR_COR_MAPPING,
ERR_NONFATAL_MAPPING,
ERR_FATAL_MAPPING,
PM_PME_MAPPING,
PME_TO_ACK_MAPPING,
MSI_32_BIT_ADDRESS,
MSI_64_BIT_ADDRESS
};
#define MSIQ_OTHER_SIZE (sizeof (msiq_config_other_regs))
#define MSIQ_OTHER_KEYS (MSIQ_OTHER_SIZE / sizeof (uint64_t))
#define MSIQ_STATE_SIZE (EVENT_QUEUE_STATE_ENTRIES * sizeof (uint64_t))
#define MSIQ_MAPPING_SIZE (MSI_MAPPING_ENTRIES * sizeof (uint64_t))
/* OPL tuning variables for link unstable issue */
int wait_perst = 5000000; /* step 9, default: 5s */
int wait_enable_port = 30000; /* step 11, default: 30ms */
int link_retry_count = 2; /* step 11, default: 2 */
int link_status_check = 400000; /* step 11, default: 400ms */
static uint64_t msiq_suspend(devhandle_t dev_hdl, pxu_t *pxu_p);
static void msiq_resume(devhandle_t dev_hdl, pxu_t *pxu_p);
static void jbc_init(caddr_t xbc_csr_base, pxu_t *pxu_p);
static void ubc_init(caddr_t xbc_csr_base, pxu_t *pxu_p);
extern int px_acknak_timer_table[LINK_MAX_PKT_ARR_SIZE][LINK_WIDTH_ARR_SIZE];
extern int px_replay_timer_table[LINK_MAX_PKT_ARR_SIZE][LINK_WIDTH_ARR_SIZE];
/*
* Initialize the bus, but do not enable interrupts.
*/
/* ARGSUSED */
void
hvio_cb_init(caddr_t xbc_csr_base, pxu_t *pxu_p)
{
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
ubc_init(xbc_csr_base, pxu_p);
break;
case PX_CHIP_FIRE:
jbc_init(xbc_csr_base, pxu_p);
break;
default:
DBG(DBG_CB, NULL, "hvio_cb_init - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
break;
}
}
/*
* Initialize the JBC module, but do not enable interrupts.
*/
/* ARGSUSED */
static void
jbc_init(caddr_t xbc_csr_base, pxu_t *pxu_p)
{
uint64_t val;
/* Check if we need to enable inverted parity */
val = (1ULL << JBUS_PARITY_CONTROL_P_EN);
CSR_XS(xbc_csr_base, JBUS_PARITY_CONTROL, val);
DBG(DBG_CB, NULL, "jbc_init, JBUS_PARITY_CONTROL: 0x%llx\n",
CSR_XR(xbc_csr_base, JBUS_PARITY_CONTROL));
val = (1 << JBC_FATAL_RESET_ENABLE_SPARE_P_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_MB_PEA_P_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_CPE_P_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_APE_P_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_PIO_CPE_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_JTCEEW_P_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_JTCEEI_P_INT_EN) |
(1 << JBC_FATAL_RESET_ENABLE_JTCEER_P_INT_EN);
CSR_XS(xbc_csr_base, JBC_FATAL_RESET_ENABLE, val);
DBG(DBG_CB, NULL, "jbc_init, JBC_FATAL_RESET_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, JBC_FATAL_RESET_ENABLE));
/*
* Enable merge, jbc and dmc interrupts.
*/
CSR_XS(xbc_csr_base, JBC_CORE_AND_BLOCK_INTERRUPT_ENABLE, -1ull);
DBG(DBG_CB, NULL,
"jbc_init, JBC_CORE_AND_BLOCK_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, JBC_CORE_AND_BLOCK_INTERRUPT_ENABLE));
/*
* CSR_V JBC's interrupt regs (log, enable, status, clear)
*/
DBG(DBG_CB, NULL, "jbc_init, JBC_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, JBC_ERROR_LOG_ENABLE));
DBG(DBG_CB, NULL, "jbc_init, JBC_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, JBC_INTERRUPT_ENABLE));
DBG(DBG_CB, NULL, "jbc_init, JBC_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(xbc_csr_base, JBC_INTERRUPT_STATUS));
DBG(DBG_CB, NULL, "jbc_init, JBC_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(xbc_csr_base, JBC_ERROR_STATUS_CLEAR));
}
/*
* Initialize the UBC module, but do not enable interrupts.
*/
/* ARGSUSED */
static void
ubc_init(caddr_t xbc_csr_base, pxu_t *pxu_p)
{
/*
* Enable Uranus bus error log bits.
*/
CSR_XS(xbc_csr_base, UBC_ERROR_LOG_ENABLE, -1ull);
DBG(DBG_CB, NULL, "ubc_init, UBC_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, UBC_ERROR_LOG_ENABLE));
/*
* Clear Uranus bus errors.
*/
CSR_XS(xbc_csr_base, UBC_ERROR_STATUS_CLEAR, -1ull);
DBG(DBG_CB, NULL, "ubc_init, UBC_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(xbc_csr_base, UBC_ERROR_STATUS_CLEAR));
/*
* CSR_V UBC's interrupt regs (log, enable, status, clear)
*/
DBG(DBG_CB, NULL, "ubc_init, UBC_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, UBC_ERROR_LOG_ENABLE));
DBG(DBG_CB, NULL, "ubc_init, UBC_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(xbc_csr_base, UBC_INTERRUPT_ENABLE));
DBG(DBG_CB, NULL, "ubc_init, UBC_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(xbc_csr_base, UBC_INTERRUPT_STATUS));
DBG(DBG_CB, NULL, "ubc_init, UBC_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(xbc_csr_base, UBC_ERROR_STATUS_CLEAR));
}
/*
* Initialize the module, but do not enable interrupts.
*/
/* ARGSUSED */
void
hvio_ib_init(caddr_t csr_base, pxu_t *pxu_p)
{
/*
* CSR_V IB's interrupt regs (log, enable, status, clear)
*/
DBG(DBG_IB, NULL, "hvio_ib_init - IMU_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(csr_base, IMU_ERROR_LOG_ENABLE));
DBG(DBG_IB, NULL, "hvio_ib_init - IMU_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, IMU_INTERRUPT_ENABLE));
DBG(DBG_IB, NULL, "hvio_ib_init - IMU_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, IMU_INTERRUPT_STATUS));
DBG(DBG_IB, NULL, "hvio_ib_init - IMU_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(csr_base, IMU_ERROR_STATUS_CLEAR));
}
/*
* Initialize the module, but do not enable interrupts.
*/
/* ARGSUSED */
static void
ilu_init(caddr_t csr_base, pxu_t *pxu_p)
{
/*
* CSR_V ILU's interrupt regs (log, enable, status, clear)
*/
DBG(DBG_ILU, NULL, "ilu_init - ILU_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(csr_base, ILU_ERROR_LOG_ENABLE));
DBG(DBG_ILU, NULL, "ilu_init - ILU_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, ILU_INTERRUPT_ENABLE));
DBG(DBG_ILU, NULL, "ilu_init - ILU_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, ILU_INTERRUPT_STATUS));
DBG(DBG_ILU, NULL, "ilu_init - ILU_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(csr_base, ILU_ERROR_STATUS_CLEAR));
}
/*
* Initialize the module, but do not enable interrupts.
*/
/* ARGSUSED */
static void
tlu_init(caddr_t csr_base, pxu_t *pxu_p)
{
uint64_t val;
/*
* CSR_V TLU_CONTROL Expect OBP ???
*/
/*
* L0s entry default timer value - 7.0 us
* Completion timeout select default value - 67.1 ms and
* OBP will set this value.
*
* Configuration - Bit 0 should always be 0 for upstream port.
* Bit 1 is clock - how is this related to the clock bit in TLU
* Link Control register? Both are hardware dependent and likely
* set by OBP.
*
* NOTE: Do not set the NPWR_EN bit. The desired value of this bit
* will be set by OBP.
*/
val = CSR_XR(csr_base, TLU_CONTROL);
val |= (TLU_CONTROL_L0S_TIM_DEFAULT << TLU_CONTROL_L0S_TIM) |
TLU_CONTROL_CONFIG_DEFAULT;
/*
* For Oberon, NPWR_EN is set to 0 to prevent PIO reads from blocking
* behind non-posted PIO writes. This blocking could cause a master or
* slave timeout on the host bus if multiple serialized PIOs were to
* suffer Completion Timeouts because the CTO delays for each PIO ahead
* of the read would accumulate. Since the Olympus processor can have
* only 1 PIO outstanding, there is no possibility of PIO accesses from
* a given CPU to a given device being re-ordered by the PCIe fabric;
* therefore turning off serialization should be safe from a PCIe
* ordering perspective.
*/
if (PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON)
val &= ~(1ull << TLU_CONTROL_NPWR_EN);
/*
* Set Detect.Quiet. This will disable automatic link
* re-training, if the link goes down e.g. power management
* turns off power to the downstream device. This will enable
* Fire to go to Drain state, after link down. The drain state
* forces a reset to the FC state machine, which is required for
* proper link re-training.
*/
val |= (1ull << TLU_REMAIN_DETECT_QUIET);
CSR_XS(csr_base, TLU_CONTROL, val);
DBG(DBG_TLU, NULL, "tlu_init - TLU_CONTROL: 0x%llx\n",
CSR_XR(csr_base, TLU_CONTROL));
/*
* CSR_V TLU_STATUS Expect HW 0x4
*/
/*
* Only bit [7:0] are currently defined. Bits [2:0]
* are the state, which should likely be in state active,
* 100b. Bit three is 'recovery', which is not understood.
* All other bits are reserved.
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_STATUS: 0x%llx\n",
CSR_XR(csr_base, TLU_STATUS));
/*
* CSR_V TLU_PME_TURN_OFF_GENERATE Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_PME_TURN_OFF_GENERATE: 0x%llx\n",
CSR_XR(csr_base, TLU_PME_TURN_OFF_GENERATE));
/*
* CSR_V TLU_INGRESS_CREDITS_INITIAL Expect HW 0x10000200C0
*/
/*
* Ingress credits initial register. Bits [39:32] should be
* 0x10, bits [19:12] should be 0x20, and bits [11:0] should
* be 0xC0. These are the reset values, and should be set by
* HW.
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_INGRESS_CREDITS_INITIAL: 0x%llx\n",
CSR_XR(csr_base, TLU_INGRESS_CREDITS_INITIAL));
/*
* CSR_V TLU_DIAGNOSTIC Expect HW 0x0
*/
/*
* Diagnostic register - always zero unless we are debugging.
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_DIAGNOSTIC: 0x%llx\n",
CSR_XR(csr_base, TLU_DIAGNOSTIC));
/*
* CSR_V TLU_EGRESS_CREDITS_CONSUMED Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_EGRESS_CREDITS_CONSUMED: 0x%llx\n",
CSR_XR(csr_base, TLU_EGRESS_CREDITS_CONSUMED));
/*
* CSR_V TLU_EGRESS_CREDIT_LIMIT Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_EGRESS_CREDIT_LIMIT: 0x%llx\n",
CSR_XR(csr_base, TLU_EGRESS_CREDIT_LIMIT));
/*
* CSR_V TLU_EGRESS_RETRY_BUFFER Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_EGRESS_RETRY_BUFFER: 0x%llx\n",
CSR_XR(csr_base, TLU_EGRESS_RETRY_BUFFER));
/*
* CSR_V TLU_INGRESS_CREDITS_ALLOCATED Expected HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_INGRESS_CREDITS_ALLOCATED: 0x%llx\n",
CSR_XR(csr_base, TLU_INGRESS_CREDITS_ALLOCATED));
/*
* CSR_V TLU_INGRESS_CREDITS_RECEIVED Expected HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_INGRESS_CREDITS_RECEIVED: 0x%llx\n",
CSR_XR(csr_base, TLU_INGRESS_CREDITS_RECEIVED));
/*
* CSR_V TLU's interrupt regs (log, enable, status, clear)
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_OTHER_EVENT_LOG_ENABLE: 0x%llx\n",
CSR_XR(csr_base, TLU_OTHER_EVENT_LOG_ENABLE));
DBG(DBG_TLU, NULL,
"tlu_init - TLU_OTHER_EVENT_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, TLU_OTHER_EVENT_INTERRUPT_ENABLE));
DBG(DBG_TLU, NULL,
"tlu_init - TLU_OTHER_EVENT_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, TLU_OTHER_EVENT_INTERRUPT_STATUS));
DBG(DBG_TLU, NULL,
"tlu_init - TLU_OTHER_EVENT_STATUS_CLEAR: 0x%llx\n",
CSR_XR(csr_base, TLU_OTHER_EVENT_STATUS_CLEAR));
/*
* CSR_V TLU_RECEIVE_OTHER_EVENT_HEADER1_LOG Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_RECEIVE_OTHER_EVENT_HEADER1_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_RECEIVE_OTHER_EVENT_HEADER1_LOG));
/*
* CSR_V TLU_RECEIVE_OTHER_EVENT_HEADER2_LOG Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_RECEIVE_OTHER_EVENT_HEADER2_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_RECEIVE_OTHER_EVENT_HEADER2_LOG));
/*
* CSR_V TLU_TRANSMIT_OTHER_EVENT_HEADER1_LOG Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_TRANSMIT_OTHER_EVENT_HEADER1_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_TRANSMIT_OTHER_EVENT_HEADER1_LOG));
/*
* CSR_V TLU_TRANSMIT_OTHER_EVENT_HEADER2_LOG Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_TRANSMIT_OTHER_EVENT_HEADER2_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_TRANSMIT_OTHER_EVENT_HEADER2_LOG));
/*
* CSR_V TLU_PERFORMANCE_COUNTER_SELECT Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_PERFORMANCE_COUNTER_SELECT: 0x%llx\n",
CSR_XR(csr_base, TLU_PERFORMANCE_COUNTER_SELECT));
/*
* CSR_V TLU_PERFORMANCE_COUNTER_ZERO Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_PERFORMANCE_COUNTER_ZERO: 0x%llx\n",
CSR_XR(csr_base, TLU_PERFORMANCE_COUNTER_ZERO));
/*
* CSR_V TLU_PERFORMANCE_COUNTER_ONE Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_PERFORMANCE_COUNTER_ONE: 0x%llx\n",
CSR_XR(csr_base, TLU_PERFORMANCE_COUNTER_ONE));
/*
* CSR_V TLU_PERFORMANCE_COUNTER_TWO Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_PERFORMANCE_COUNTER_TWO: 0x%llx\n",
CSR_XR(csr_base, TLU_PERFORMANCE_COUNTER_TWO));
/*
* CSR_V TLU_DEBUG_SELECT_A Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_DEBUG_SELECT_A: 0x%llx\n",
CSR_XR(csr_base, TLU_DEBUG_SELECT_A));
/*
* CSR_V TLU_DEBUG_SELECT_B Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_DEBUG_SELECT_B: 0x%llx\n",
CSR_XR(csr_base, TLU_DEBUG_SELECT_B));
/*
* CSR_V TLU_DEVICE_CAPABILITIES Expect HW 0xFC2
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_DEVICE_CAPABILITIES: 0x%llx\n",
CSR_XR(csr_base, TLU_DEVICE_CAPABILITIES));
/*
* CSR_V TLU_DEVICE_CONTROL Expect HW 0x0
*/
/*
* Bits [14:12] are the Max Read Request Size, which is always 64
* bytes which is 000b. Bits [7:5] are Max Payload Size, which
* start at 128 bytes which is 000b. This may be revisited if
* init_child finds greater values.
*/
val = 0x0ull;
CSR_XS(csr_base, TLU_DEVICE_CONTROL, val);
DBG(DBG_TLU, NULL, "tlu_init - TLU_DEVICE_CONTROL: 0x%llx\n",
CSR_XR(csr_base, TLU_DEVICE_CONTROL));
/*
* CSR_V TLU_DEVICE_STATUS Expect HW 0x0
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_DEVICE_STATUS: 0x%llx\n",
CSR_XR(csr_base, TLU_DEVICE_STATUS));
/*
* CSR_V TLU_LINK_CAPABILITIES Expect HW 0x15C81
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_LINK_CAPABILITIES: 0x%llx\n",
CSR_XR(csr_base, TLU_LINK_CAPABILITIES));
/*
* CSR_V TLU_LINK_CONTROL Expect OBP 0x40
*/
/*
* The CLOCK bit should be set by OBP if the hardware dictates,
* and if it is set then ASPM should be used since then L0s exit
* latency should be lower than L1 exit latency.
*
* Note that we will not enable power management during bringup
* since it has not been test and is creating some problems in
* simulation.
*/
val = (1ull << TLU_LINK_CONTROL_CLOCK);
CSR_XS(csr_base, TLU_LINK_CONTROL, val);
DBG(DBG_TLU, NULL, "tlu_init - TLU_LINK_CONTROL: 0x%llx\n",
CSR_XR(csr_base, TLU_LINK_CONTROL));
/*
* CSR_V TLU_LINK_STATUS Expect OBP 0x1011
*/
/*
* Not sure if HW or OBP will be setting this read only
* register. Bit 12 is Clock, and it should always be 1
* signifying that the component uses the same physical
* clock as the platform. Bits [9:4] are for the width,
* with the expected value above signifying a x1 width.
* Bits [3:0] are the speed, with 1b signifying 2.5 Gb/s,
* the only speed as yet supported by the PCI-E spec.
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_LINK_STATUS: 0x%llx\n",
CSR_XR(csr_base, TLU_LINK_STATUS));
/*
* CSR_V TLU_SLOT_CAPABILITIES Expect OBP ???
*/
/*
* Power Limits for the slots. Will be platform
* dependent, and OBP will need to set after consulting
* with the HW guys.
*
* Bits [16:15] are power limit scale, which most likely
* will be 0b signifying 1x. Bits [14:7] are the Set
* Power Limit Value, which is a number which is multiplied
* by the power limit scale to get the actual power limit.
*/
DBG(DBG_TLU, NULL, "tlu_init - TLU_SLOT_CAPABILITIES: 0x%llx\n",
CSR_XR(csr_base, TLU_SLOT_CAPABILITIES));
/*
* CSR_V TLU_UNCORRECTABLE_ERROR_LOG_ENABLE Expect Kernel 0x17F011
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_UNCORRECTABLE_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(csr_base, TLU_UNCORRECTABLE_ERROR_LOG_ENABLE));
/*
* CSR_V TLU_UNCORRECTABLE_ERROR_INTERRUPT_ENABLE Expect
* Kernel 0x17F0110017F011
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_UNCORRECTABLE_ERROR_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, TLU_UNCORRECTABLE_ERROR_INTERRUPT_ENABLE));
/*
* CSR_V TLU_UNCORRECTABLE_ERROR_INTERRUPT_STATUS Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_UNCORRECTABLE_ERROR_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, TLU_UNCORRECTABLE_ERROR_INTERRUPT_STATUS));
/*
* CSR_V TLU_UNCORRECTABLE_ERROR_STATUS_CLEAR Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_UNCORRECTABLE_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(csr_base, TLU_UNCORRECTABLE_ERROR_STATUS_CLEAR));
/*
* CSR_V TLU_RECEIVE_UNCORRECTABLE_ERROR_HEADER1_LOG HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_RECEIVE_UNCORRECTABLE_ERROR_HEADER1_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_RECEIVE_UNCORRECTABLE_ERROR_HEADER1_LOG));
/*
* CSR_V TLU_RECEIVE_UNCORRECTABLE_ERROR_HEADER2_LOG HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_RECEIVE_UNCORRECTABLE_ERROR_HEADER2_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_RECEIVE_UNCORRECTABLE_ERROR_HEADER2_LOG));
/*
* CSR_V TLU_TRANSMIT_UNCORRECTABLE_ERROR_HEADER1_LOG HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_TRANSMIT_UNCORRECTABLE_ERROR_HEADER1_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_TRANSMIT_UNCORRECTABLE_ERROR_HEADER1_LOG));
/*
* CSR_V TLU_TRANSMIT_UNCORRECTABLE_ERROR_HEADER2_LOG HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_TRANSMIT_UNCORRECTABLE_ERROR_HEADER2_LOG: 0x%llx\n",
CSR_XR(csr_base, TLU_TRANSMIT_UNCORRECTABLE_ERROR_HEADER2_LOG));
/*
* CSR_V TLU's CE interrupt regs (log, enable, status, clear)
* Plus header logs
*/
/*
* CSR_V TLU_CORRECTABLE_ERROR_LOG_ENABLE Expect Kernel 0x11C1
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_CORRECTABLE_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(csr_base, TLU_CORRECTABLE_ERROR_LOG_ENABLE));
/*
* CSR_V TLU_CORRECTABLE_ERROR_INTERRUPT_ENABLE Kernel 0x11C1000011C1
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_CORRECTABLE_ERROR_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, TLU_CORRECTABLE_ERROR_INTERRUPT_ENABLE));
/*
* CSR_V TLU_CORRECTABLE_ERROR_INTERRUPT_STATUS Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_CORRECTABLE_ERROR_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, TLU_CORRECTABLE_ERROR_INTERRUPT_STATUS));
/*
* CSR_V TLU_CORRECTABLE_ERROR_STATUS_CLEAR Expect HW 0x0
*/
DBG(DBG_TLU, NULL,
"tlu_init - TLU_CORRECTABLE_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(csr_base, TLU_CORRECTABLE_ERROR_STATUS_CLEAR));
}
/* ARGSUSED */
static void
lpu_init(caddr_t csr_base, pxu_t *pxu_p)
{
/* Variables used to set the ACKNAK Latency Timer and Replay Timer */
int link_width, max_payload;
uint64_t val;
/*
* Get the Link Width. See table above LINK_WIDTH_ARR_SIZE #define
* Only Link Widths of x1, x4, and x8 are supported.
* If any width is reported other than x8, set default to x8.
*/
link_width = CSR_FR(csr_base, TLU_LINK_STATUS, WIDTH);
DBG(DBG_LPU, NULL, "lpu_init - Link Width: x%d\n", link_width);
/*
* Convert link_width to match timer array configuration.
*/
switch (link_width) {
case 1:
link_width = 0;
break;
case 4:
link_width = 1;
break;
case 8:
link_width = 2;
break;
case 16:
link_width = 3;
break;
default:
link_width = 0;
}
/*
* Get the Max Payload Size.
* See table above LINK_MAX_PKT_ARR_SIZE #define
*/
max_payload = ((CSR_FR(csr_base, TLU_CONTROL, CONFIG) &
TLU_CONTROL_MPS_MASK) >> TLU_CONTROL_MPS_SHIFT);
DBG(DBG_LPU, NULL, "lpu_init - May Payload: %d\n",
(0x80 << max_payload));
/* Make sure the packet size is not greater than 4096 */
max_payload = (max_payload >= LINK_MAX_PKT_ARR_SIZE) ?
(LINK_MAX_PKT_ARR_SIZE - 1) : max_payload;
/*
* CSR_V LPU_ID Expect HW 0x0
*/
/*
* This register has link id, phy id and gigablaze id.
* Should be set by HW.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_ID: 0x%llx\n",
CSR_XR(csr_base, LPU_ID));
/*
* CSR_V LPU_RESET Expect Kernel 0x0
*/
/*
* No reason to have any reset bits high until an error is
* detected on the link.
*/
val = 0ull;
CSR_XS(csr_base, LPU_RESET, val);
DBG(DBG_LPU, NULL, "lpu_init - LPU_RESET: 0x%llx\n",
CSR_XR(csr_base, LPU_RESET));
/*
* CSR_V LPU_DEBUG_STATUS Expect HW 0x0
*/
/*
* Bits [15:8] are Debug B, and bit [7:0] are Debug A.
* They are read-only. What do the 8 bits mean, and
* how do they get set if they are read only?
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_DEBUG_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_DEBUG_STATUS));
/*
* CSR_V LPU_DEBUG_CONFIG Expect Kernel 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_DEBUG_CONFIG: 0x%llx\n",
CSR_XR(csr_base, LPU_DEBUG_CONFIG));
/*
* CSR_V LPU_LTSSM_CONTROL Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_CONTROL: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_CONTROL));
/*
* CSR_V LPU_LINK_STATUS Expect HW 0x101
*/
/*
* This register has bits [9:4] for link width, and the
* default 0x10, means a width of x16. The problem is
* this width is not supported according to the TLU
* link status register.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LINK_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_STATUS));
/*
* CSR_V LPU_INTERRUPT_STATUS Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_INTERRUPT_STATUS));
/*
* CSR_V LPU_INTERRUPT_MASK Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_INTERRUPT_MASK));
/*
* CSR_V LPU_LINK_PERFORMANCE_COUNTER_SELECT Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_PERFORMANCE_COUNTER_SELECT: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_PERFORMANCE_COUNTER_SELECT));
/*
* CSR_V LPU_LINK_PERFORMANCE_COUNTER_CONTROL Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_PERFORMANCE_COUNTER_CONTROL: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_PERFORMANCE_COUNTER_CONTROL));
/*
* CSR_V LPU_LINK_PERFORMANCE_COUNTER1 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_PERFORMANCE_COUNTER1: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_PERFORMANCE_COUNTER1));
/*
* CSR_V LPU_LINK_PERFORMANCE_COUNTER1_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_PERFORMANCE_COUNTER1_TEST: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_PERFORMANCE_COUNTER1_TEST));
/*
* CSR_V LPU_LINK_PERFORMANCE_COUNTER2 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_PERFORMANCE_COUNTER2: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_PERFORMANCE_COUNTER2));
/*
* CSR_V LPU_LINK_PERFORMANCE_COUNTER2_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_PERFORMANCE_COUNTER2_TEST: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_PERFORMANCE_COUNTER2_TEST));
/*
* CSR_V LPU_LINK_LAYER_CONFIG Expect HW 0x100
*/
/*
* This is another place where Max Payload can be set,
* this time for the link layer. It will be set to
* 128B, which is the default, but this will need to
* be revisited.
*/
val = (1ull << LPU_LINK_LAYER_CONFIG_VC0_EN);
CSR_XS(csr_base, LPU_LINK_LAYER_CONFIG, val);
DBG(DBG_LPU, NULL, "lpu_init - LPU_LINK_LAYER_CONFIG: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_LAYER_CONFIG));
/*
* CSR_V LPU_LINK_LAYER_STATUS Expect OBP 0x5
*/
/*
* Another R/W status register. Bit 3, DL up Status, will
* be set high. The link state machine status bits [2:0]
* are set to 0x1, but the status bits are not defined in the
* PRM. What does 0x1 mean, what others values are possible
* and what are thier meanings?
*
* This register has been giving us problems in simulation.
* It has been mentioned that software should not program
* any registers with WE bits except during debug. So
* this register will no longer be programmed.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LINK_LAYER_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_LAYER_STATUS));
/*
* CSR_V LPU_LINK_LAYER_INTERRUPT_AND_STATUS_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_LAYER_INTERRUPT_AND_STATUS_TEST: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_LAYER_INTERRUPT_AND_STATUS_TEST));
/*
* CSR_V LPU Link Layer interrupt regs (mask, status)
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_LAYER_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_LAYER_INTERRUPT_MASK));
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LINK_LAYER_INTERRUPT_AND_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_LINK_LAYER_INTERRUPT_AND_STATUS));
/*
* CSR_V LPU_FLOW_CONTROL_UPDATE_CONTROL Expect OBP 0x7
*/
/*
* The PRM says that only the first two bits will be set
* high by default, which will enable flow control for
* posted and non-posted updates, but NOT completetion
* updates.
*/
val = (1ull << LPU_FLOW_CONTROL_UPDATE_CONTROL_FC0_U_NP_EN) |
(1ull << LPU_FLOW_CONTROL_UPDATE_CONTROL_FC0_U_P_EN);
CSR_XS(csr_base, LPU_FLOW_CONTROL_UPDATE_CONTROL, val);
DBG(DBG_LPU, NULL,
"lpu_init - LPU_FLOW_CONTROL_UPDATE_CONTROL: 0x%llx\n",
CSR_XR(csr_base, LPU_FLOW_CONTROL_UPDATE_CONTROL));
/*
* CSR_V LPU_LINK_LAYER_FLOW_CONTROL_UPDATE_TIMEOUT_VALUE
* Expect OBP 0x1D4C
*/
/*
* This should be set by OBP. We'll check to make sure.
*/
DBG(DBG_LPU, NULL, "lpu_init - "
"LPU_LINK_LAYER_FLOW_CONTROL_UPDATE_TIMEOUT_VALUE: 0x%llx\n",
CSR_XR(csr_base,
LPU_LINK_LAYER_FLOW_CONTROL_UPDATE_TIMEOUT_VALUE));
/*
* CSR_V LPU_LINK_LAYER_VC0_FLOW_CONTROL_UPDATE_TIMER0 Expect OBP ???
*/
/*
* This register has Flow Control Update Timer values for
* non-posted and posted requests, bits [30:16] and bits
* [14:0], respectively. These are read-only to SW so
* either HW or OBP needs to set them.
*/
DBG(DBG_LPU, NULL, "lpu_init - "
"LPU_LINK_LAYER_VC0_FLOW_CONTROL_UPDATE_TIMER0: 0x%llx\n",
CSR_XR(csr_base,
LPU_LINK_LAYER_VC0_FLOW_CONTROL_UPDATE_TIMER0));
/*
* CSR_V LPU_LINK_LAYER_VC0_FLOW_CONTROL_UPDATE_TIMER1 Expect OBP ???
*/
/*
* Same as timer0 register above, except for bits [14:0]
* have the timer values for completetions. Read-only to
* SW; OBP or HW need to set it.
*/
DBG(DBG_LPU, NULL, "lpu_init - "
"LPU_LINK_LAYER_VC0_FLOW_CONTROL_UPDATE_TIMER1: 0x%llx\n",
CSR_XR(csr_base,
LPU_LINK_LAYER_VC0_FLOW_CONTROL_UPDATE_TIMER1));
/*
* CSR_V LPU_TXLINK_FREQUENT_NAK_LATENCY_TIMER_THRESHOLD
*/
val = px_acknak_timer_table[max_payload][link_width];
CSR_XS(csr_base, LPU_TXLINK_FREQUENT_NAK_LATENCY_TIMER_THRESHOLD, val);
DBG(DBG_LPU, NULL, "lpu_init - "
"LPU_TXLINK_FREQUENT_NAK_LATENCY_TIMER_THRESHOLD: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_FREQUENT_NAK_LATENCY_TIMER_THRESHOLD));
/*
* CSR_V LPU_TXLINK_ACKNAK_LATENCY_TIMER Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_ACKNAK_LATENCY_TIMER: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_ACKNAK_LATENCY_TIMER));
/*
* CSR_V LPU_TXLINK_REPLAY_TIMER_THRESHOLD
*/
val = px_replay_timer_table[max_payload][link_width];
CSR_XS(csr_base, LPU_TXLINK_REPLAY_TIMER_THRESHOLD, val);
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_REPLAY_TIMER_THRESHOLD: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_REPLAY_TIMER_THRESHOLD));
/*
* CSR_V LPU_TXLINK_REPLAY_TIMER Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TXLINK_REPLAY_TIMER: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_REPLAY_TIMER));
/*
* CSR_V LPU_TXLINK_REPLAY_NUMBER_STATUS Expect OBP 0x3
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_REPLAY_NUMBER_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_REPLAY_NUMBER_STATUS));
/*
* CSR_V LPU_REPLAY_BUFFER_MAX_ADDRESS Expect OBP 0xB3F
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_REPLAY_BUFFER_MAX_ADDRESS: 0x%llx\n",
CSR_XR(csr_base, LPU_REPLAY_BUFFER_MAX_ADDRESS));
/*
* CSR_V LPU_TXLINK_RETRY_FIFO_POINTER Expect OBP 0xFFFF0000
*/
val = ((LPU_TXLINK_RETRY_FIFO_POINTER_RTRY_FIFO_TLPTR_DEFAULT <<
LPU_TXLINK_RETRY_FIFO_POINTER_RTRY_FIFO_TLPTR) |
(LPU_TXLINK_RETRY_FIFO_POINTER_RTRY_FIFO_HDPTR_DEFAULT <<
LPU_TXLINK_RETRY_FIFO_POINTER_RTRY_FIFO_HDPTR));
CSR_XS(csr_base, LPU_TXLINK_RETRY_FIFO_POINTER, val);
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_RETRY_FIFO_POINTER: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_RETRY_FIFO_POINTER));
/*
* CSR_V LPU_TXLINK_RETRY_FIFO_R_W_POINTER Expect OBP 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_RETRY_FIFO_R_W_POINTER: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_RETRY_FIFO_R_W_POINTER));
/*
* CSR_V LPU_TXLINK_RETRY_FIFO_CREDIT Expect HW 0x1580
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_RETRY_FIFO_CREDIT: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_RETRY_FIFO_CREDIT));
/*
* CSR_V LPU_TXLINK_SEQUENCE_COUNTER Expect OBP 0xFFF0000
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TXLINK_SEQUENCE_COUNTER: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_SEQUENCE_COUNTER));
/*
* CSR_V LPU_TXLINK_ACK_SENT_SEQUENCE_NUMBER Expect HW 0xFFF
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_ACK_SENT_SEQUENCE_NUMBER: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_ACK_SENT_SEQUENCE_NUMBER));
/*
* CSR_V LPU_TXLINK_SEQUENCE_COUNT_FIFO_MAX_ADDR Expect OBP 0x157
*/
/*
* Test only register. Will not be programmed.
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_SEQUENCE_COUNT_FIFO_MAX_ADDR: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_SEQUENCE_COUNT_FIFO_MAX_ADDR));
/*
* CSR_V LPU_TXLINK_SEQUENCE_COUNT_FIFO_POINTERS Expect HW 0xFFF0000
*/
/*
* Test only register. Will not be programmed.
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_SEQUENCE_COUNT_FIFO_POINTERS: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_SEQUENCE_COUNT_FIFO_POINTERS));
/*
* CSR_V LPU_TXLINK_SEQUENCE_COUNT_R_W_POINTERS Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_SEQUENCE_COUNT_R_W_POINTERS: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_SEQUENCE_COUNT_R_W_POINTERS));
/*
* CSR_V LPU_TXLINK_TEST_CONTROL Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TXLINK_TEST_CONTROL: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_TEST_CONTROL));
/*
* CSR_V LPU_TXLINK_MEMORY_ADDRESS_CONTROL Expect HW 0x0
*/
/*
* Test only register. Will not be programmed.
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_MEMORY_ADDRESS_CONTROL: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_MEMORY_ADDRESS_CONTROL));
/*
* CSR_V LPU_TXLINK_MEMORY_DATA_LOAD0 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_MEMORY_DATA_LOAD0: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_MEMORY_DATA_LOAD0));
/*
* CSR_V LPU_TXLINK_MEMORY_DATA_LOAD1 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_MEMORY_DATA_LOAD1: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_MEMORY_DATA_LOAD1));
/*
* CSR_V LPU_TXLINK_MEMORY_DATA_LOAD2 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_MEMORY_DATA_LOAD2: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_MEMORY_DATA_LOAD2));
/*
* CSR_V LPU_TXLINK_MEMORY_DATA_LOAD3 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_MEMORY_DATA_LOAD3: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_MEMORY_DATA_LOAD3));
/*
* CSR_V LPU_TXLINK_MEMORY_DATA_LOAD4 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_MEMORY_DATA_LOAD4: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_MEMORY_DATA_LOAD4));
/*
* CSR_V LPU_TXLINK_RETRY_DATA_COUNT Expect HW 0x0
*/
/*
* Test only register. Will not be programmed.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TXLINK_RETRY_DATA_COUNT: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_RETRY_DATA_COUNT));
/*
* CSR_V LPU_TXLINK_SEQUENCE_BUFFER_COUNT Expect HW 0x0
*/
/*
* Test only register. Will not be programmed.
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_SEQUENCE_BUFFER_COUNT: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_SEQUENCE_BUFFER_COUNT));
/*
* CSR_V LPU_TXLINK_SEQUENCE_BUFFER_BOTTOM_DATA Expect HW 0x0
*/
/*
* Test only register.
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TXLINK_SEQUENCE_BUFFER_BOTTOM_DATA: 0x%llx\n",
CSR_XR(csr_base, LPU_TXLINK_SEQUENCE_BUFFER_BOTTOM_DATA));
/*
* CSR_V LPU_RXLINK_NEXT_RECEIVE_SEQUENCE_1_COUNTER Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - "
"LPU_RXLINK_NEXT_RECEIVE_SEQUENCE_1_COUNTER: 0x%llx\n",
CSR_XR(csr_base, LPU_RXLINK_NEXT_RECEIVE_SEQUENCE_1_COUNTER));
/*
* CSR_V LPU_RXLINK_UNSUPPORTED_DLLP_RECEIVED Expect HW 0x0
*/
/*
* test only register.
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_RXLINK_UNSUPPORTED_DLLP_RECEIVED: 0x%llx\n",
CSR_XR(csr_base, LPU_RXLINK_UNSUPPORTED_DLLP_RECEIVED));
/*
* CSR_V LPU_RXLINK_TEST_CONTROL Expect HW 0x0
*/
/*
* test only register.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_RXLINK_TEST_CONTROL: 0x%llx\n",
CSR_XR(csr_base, LPU_RXLINK_TEST_CONTROL));
/*
* CSR_V LPU_PHYSICAL_LAYER_CONFIGURATION Expect HW 0x10
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_PHYSICAL_LAYER_CONFIGURATION: 0x%llx\n",
CSR_XR(csr_base, LPU_PHYSICAL_LAYER_CONFIGURATION));
/*
* CSR_V LPU_PHY_LAYER_STATUS Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_PHY_LAYER_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_PHY_LAYER_STATUS));
/*
* CSR_V LPU_PHY_INTERRUPT_AND_STATUS_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_PHY_INTERRUPT_AND_STATUS_TEST: 0x%llx\n",
CSR_XR(csr_base, LPU_PHY_INTERRUPT_AND_STATUS_TEST));
/*
* CSR_V LPU PHY LAYER interrupt regs (mask, status)
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_PHY_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_PHY_INTERRUPT_MASK));
DBG(DBG_LPU, NULL,
"lpu_init - LPU_PHY_LAYER_INTERRUPT_AND_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_PHY_LAYER_INTERRUPT_AND_STATUS));
/*
* CSR_V LPU_RECEIVE_PHY_CONFIG Expect HW 0x0
*/
/*
* This also needs some explanation. What is the best value
* for the water mark? Test mode enables which test mode?
* Programming model needed for the Receiver Reset Lane N
* bits.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_RECEIVE_PHY_CONFIG: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_CONFIG));
/*
* CSR_V LPU_RECEIVE_PHY_STATUS1 Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_RECEIVE_PHY_STATUS1: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_STATUS1));
/*
* CSR_V LPU_RECEIVE_PHY_STATUS2 Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_RECEIVE_PHY_STATUS2: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_STATUS2));
/*
* CSR_V LPU_RECEIVE_PHY_STATUS3 Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_RECEIVE_PHY_STATUS3: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_STATUS3));
/*
* CSR_V LPU_RECEIVE_PHY_INTERRUPT_AND_STATUS_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_RECEIVE_PHY_INTERRUPT_AND_STATUS_TEST: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_INTERRUPT_AND_STATUS_TEST));
/*
* CSR_V LPU RX LAYER interrupt regs (mask, status)
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_RECEIVE_PHY_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_INTERRUPT_MASK));
DBG(DBG_LPU, NULL,
"lpu_init - LPU_RECEIVE_PHY_INTERRUPT_AND_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_RECEIVE_PHY_INTERRUPT_AND_STATUS));
/*
* CSR_V LPU_TRANSMIT_PHY_CONFIG Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TRANSMIT_PHY_CONFIG: 0x%llx\n",
CSR_XR(csr_base, LPU_TRANSMIT_PHY_CONFIG));
/*
* CSR_V LPU_TRANSMIT_PHY_STATUS Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TRANSMIT_PHY_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_TRANSMIT_PHY_STATUS));
/*
* CSR_V LPU_TRANSMIT_PHY_INTERRUPT_AND_STATUS_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TRANSMIT_PHY_INTERRUPT_AND_STATUS_TEST: 0x%llx\n",
CSR_XR(csr_base,
LPU_TRANSMIT_PHY_INTERRUPT_AND_STATUS_TEST));
/*
* CSR_V LPU TX LAYER interrupt regs (mask, status)
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TRANSMIT_PHY_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_TRANSMIT_PHY_INTERRUPT_MASK));
DBG(DBG_LPU, NULL,
"lpu_init - LPU_TRANSMIT_PHY_INTERRUPT_AND_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_TRANSMIT_PHY_INTERRUPT_AND_STATUS));
/*
* CSR_V LPU_TRANSMIT_PHY_STATUS_2 Expect HW 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_TRANSMIT_PHY_STATUS_2: 0x%llx\n",
CSR_XR(csr_base, LPU_TRANSMIT_PHY_STATUS_2));
/*
* CSR_V LPU_LTSSM_CONFIG1 Expect OBP 0x205
*/
/*
* The new PRM has values for LTSSM 8 ns timeout value and
* LTSSM 20 ns timeout value. But what do these values mean?
* Most of the other bits are questions as well.
*
* As such we will use the reset value.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_CONFIG1: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_CONFIG1));
/*
* CSR_V LPU_LTSSM_CONFIG2 Expect OBP 0x2DC6C0
*/
/*
* Again, what does '12 ms timeout value mean'?
*/
val = (LPU_LTSSM_CONFIG2_LTSSM_12_TO_DEFAULT <<
LPU_LTSSM_CONFIG2_LTSSM_12_TO);
CSR_XS(csr_base, LPU_LTSSM_CONFIG2, val);
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_CONFIG2: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_CONFIG2));
/*
* CSR_V LPU_LTSSM_CONFIG3 Expect OBP 0x7A120
*/
val = (LPU_LTSSM_CONFIG3_LTSSM_2_TO_DEFAULT <<
LPU_LTSSM_CONFIG3_LTSSM_2_TO);
CSR_XS(csr_base, LPU_LTSSM_CONFIG3, val);
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_CONFIG3: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_CONFIG3));
/*
* CSR_V LPU_LTSSM_CONFIG4 Expect OBP 0x21300
*/
val = ((LPU_LTSSM_CONFIG4_DATA_RATE_DEFAULT <<
LPU_LTSSM_CONFIG4_DATA_RATE) |
(LPU_LTSSM_CONFIG4_N_FTS_DEFAULT <<
LPU_LTSSM_CONFIG4_N_FTS));
CSR_XS(csr_base, LPU_LTSSM_CONFIG4, val);
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_CONFIG4: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_CONFIG4));
/*
* CSR_V LPU_LTSSM_CONFIG5 Expect OBP 0x0
*/
val = 0ull;
CSR_XS(csr_base, LPU_LTSSM_CONFIG5, val);
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_CONFIG5: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_CONFIG5));
/*
* CSR_V LPU_LTSSM_STATUS1 Expect OBP 0x0
*/
/*
* LTSSM Status registers are test only.
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_STATUS1: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_STATUS1));
/*
* CSR_V LPU_LTSSM_STATUS2 Expect OBP 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_STATUS2: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_STATUS2));
/*
* CSR_V LPU_LTSSM_INTERRUPT_AND_STATUS_TEST Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LTSSM_INTERRUPT_AND_STATUS_TEST: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_INTERRUPT_AND_STATUS_TEST));
/*
* CSR_V LPU LTSSM LAYER interrupt regs (mask, status)
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_LTSSM_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_INTERRUPT_MASK));
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LTSSM_INTERRUPT_AND_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_INTERRUPT_AND_STATUS));
/*
* CSR_V LPU_LTSSM_STATUS_WRITE_ENABLE Expect OBP 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_LTSSM_STATUS_WRITE_ENABLE: 0x%llx\n",
CSR_XR(csr_base, LPU_LTSSM_STATUS_WRITE_ENABLE));
/*
* CSR_V LPU_GIGABLAZE_GLUE_CONFIG1 Expect OBP 0x88407
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_GIGABLAZE_GLUE_CONFIG1: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_CONFIG1));
/*
* CSR_V LPU_GIGABLAZE_GLUE_CONFIG2 Expect OBP 0x35
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_GIGABLAZE_GLUE_CONFIG2: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_CONFIG2));
/*
* CSR_V LPU_GIGABLAZE_GLUE_CONFIG3 Expect OBP 0x4400FA
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_GIGABLAZE_GLUE_CONFIG3: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_CONFIG3));
/*
* CSR_V LPU_GIGABLAZE_GLUE_CONFIG4 Expect OBP 0x1E848
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_GIGABLAZE_GLUE_CONFIG4: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_CONFIG4));
/*
* CSR_V LPU_GIGABLAZE_GLUE_STATUS Expect OBP 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_GIGABLAZE_GLUE_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_STATUS));
/*
* CSR_V LPU_GIGABLAZE_GLUE_INTERRUPT_AND_STATUS_TEST Expect OBP 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - "
"LPU_GIGABLAZE_GLUE_INTERRUPT_AND_STATUS_TEST: 0x%llx\n",
CSR_XR(csr_base,
LPU_GIGABLAZE_GLUE_INTERRUPT_AND_STATUS_TEST));
/*
* CSR_V LPU GIGABLASE LAYER interrupt regs (mask, status)
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_GIGABLAZE_GLUE_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_INTERRUPT_MASK));
DBG(DBG_LPU, NULL,
"lpu_init - LPU_GIGABLAZE_GLUE_INTERRUPT_AND_STATUS: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_INTERRUPT_AND_STATUS));
/*
* CSR_V LPU_GIGABLAZE_GLUE_POWER_DOWN1 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_GIGABLAZE_GLUE_POWER_DOWN1: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_POWER_DOWN1));
/*
* CSR_V LPU_GIGABLAZE_GLUE_POWER_DOWN2 Expect HW 0x0
*/
DBG(DBG_LPU, NULL,
"lpu_init - LPU_GIGABLAZE_GLUE_POWER_DOWN2: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_POWER_DOWN2));
/*
* CSR_V LPU_GIGABLAZE_GLUE_CONFIG5 Expect OBP 0x0
*/
DBG(DBG_LPU, NULL, "lpu_init - LPU_GIGABLAZE_GLUE_CONFIG5: 0x%llx\n",
CSR_XR(csr_base, LPU_GIGABLAZE_GLUE_CONFIG5));
}
/* ARGSUSED */
static void
dlu_init(caddr_t csr_base, pxu_t *pxu_p)
{
uint64_t val;
CSR_XS(csr_base, DLU_INTERRUPT_MASK, 0ull);
DBG(DBG_TLU, NULL, "dlu_init - DLU_INTERRUPT_MASK: 0x%llx\n",
CSR_XR(csr_base, DLU_INTERRUPT_MASK));
val = (1ull << DLU_LINK_LAYER_CONFIG_VC0_EN);
CSR_XS(csr_base, DLU_LINK_LAYER_CONFIG, val);
DBG(DBG_TLU, NULL, "dlu_init - DLU_LINK_LAYER_CONFIG: 0x%llx\n",
CSR_XR(csr_base, DLU_LINK_LAYER_CONFIG));
val = (1ull << DLU_FLOW_CONTROL_UPDATE_CONTROL_FC0_U_NP_EN) |
(1ull << DLU_FLOW_CONTROL_UPDATE_CONTROL_FC0_U_P_EN);
CSR_XS(csr_base, DLU_FLOW_CONTROL_UPDATE_CONTROL, val);
DBG(DBG_TLU, NULL, "dlu_init - DLU_FLOW_CONTROL_UPDATE_CONTROL: "
"0x%llx\n", CSR_XR(csr_base, DLU_FLOW_CONTROL_UPDATE_CONTROL));
val = (DLU_TXLINK_REPLAY_TIMER_THRESHOLD_DEFAULT <<
DLU_TXLINK_REPLAY_TIMER_THRESHOLD_RPLAY_TMR_THR);
CSR_XS(csr_base, DLU_TXLINK_REPLAY_TIMER_THRESHOLD, val);
DBG(DBG_TLU, NULL, "dlu_init - DLU_TXLINK_REPLAY_TIMER_THRESHOLD: "
"0x%llx\n", CSR_XR(csr_base, DLU_TXLINK_REPLAY_TIMER_THRESHOLD));
}
/* ARGSUSED */
static void
dmc_init(caddr_t csr_base, pxu_t *pxu_p)
{
uint64_t val;
/*
* CSR_V DMC_CORE_AND_BLOCK_INTERRUPT_ENABLE Expect OBP 0x8000000000000003
*/
val = -1ull;
CSR_XS(csr_base, DMC_CORE_AND_BLOCK_INTERRUPT_ENABLE, val);
DBG(DBG_DMC, NULL,
"dmc_init - DMC_CORE_AND_BLOCK_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, DMC_CORE_AND_BLOCK_INTERRUPT_ENABLE));
/*
* CSR_V DMC_CORE_AND_BLOCK_ERROR_STATUS Expect HW 0x0
*/
DBG(DBG_DMC, NULL,
"dmc_init - DMC_CORE_AND_BLOCK_ERROR_STATUS: 0x%llx\n",
CSR_XR(csr_base, DMC_CORE_AND_BLOCK_ERROR_STATUS));
/*
* CSR_V DMC_DEBUG_SELECT_FOR_PORT_A Expect HW 0x0
*/
val = 0x0ull;
CSR_XS(csr_base, DMC_DEBUG_SELECT_FOR_PORT_A, val);
DBG(DBG_DMC, NULL, "dmc_init - DMC_DEBUG_SELECT_FOR_PORT_A: 0x%llx\n",
CSR_XR(csr_base, DMC_DEBUG_SELECT_FOR_PORT_A));
/*
* CSR_V DMC_DEBUG_SELECT_FOR_PORT_B Expect HW 0x0
*/
val = 0x0ull;
CSR_XS(csr_base, DMC_DEBUG_SELECT_FOR_PORT_B, val);
DBG(DBG_DMC, NULL, "dmc_init - DMC_DEBUG_SELECT_FOR_PORT_B: 0x%llx\n",
CSR_XR(csr_base, DMC_DEBUG_SELECT_FOR_PORT_B));
}
void
hvio_pec_init(caddr_t csr_base, pxu_t *pxu_p)
{
uint64_t val;
ilu_init(csr_base, pxu_p);
tlu_init(csr_base, pxu_p);
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
dlu_init(csr_base, pxu_p);
break;
case PX_CHIP_FIRE:
lpu_init(csr_base, pxu_p);
break;
default:
DBG(DBG_PEC, NULL, "hvio_pec_init - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
break;
}
dmc_init(csr_base, pxu_p);
/*
* CSR_V PEC_CORE_AND_BLOCK_INTERRUPT_ENABLE Expect Kernel 0x800000000000000F
*/
val = -1ull;
CSR_XS(csr_base, PEC_CORE_AND_BLOCK_INTERRUPT_ENABLE, val);
DBG(DBG_PEC, NULL,
"hvio_pec_init - PEC_CORE_AND_BLOCK_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, PEC_CORE_AND_BLOCK_INTERRUPT_ENABLE));
/*
* CSR_V PEC_CORE_AND_BLOCK_INTERRUPT_STATUS Expect HW 0x0
*/
DBG(DBG_PEC, NULL,
"hvio_pec_init - PEC_CORE_AND_BLOCK_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, PEC_CORE_AND_BLOCK_INTERRUPT_STATUS));
}
/*
* Convert a TTE to physical address
*/
static r_addr_t
mmu_tte_to_pa(uint64_t tte, pxu_t *pxu_p)
{
uint64_t pa_mask;
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
pa_mask = MMU_OBERON_PADDR_MASK;
break;
case PX_CHIP_FIRE:
pa_mask = MMU_FIRE_PADDR_MASK;
break;
default:
DBG(DBG_MMU, NULL, "mmu_tte_to_pa - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
pa_mask = 0;
break;
}
return ((tte & pa_mask) >> MMU_PAGE_SHIFT);
}
/*
* Return MMU bypass noncache bit for chip
*/
static r_addr_t
mmu_bypass_noncache(pxu_t *pxu_p)
{
r_addr_t bypass_noncache_bit;
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
bypass_noncache_bit = MMU_OBERON_BYPASS_NONCACHE;
break;
case PX_CHIP_FIRE:
bypass_noncache_bit = MMU_FIRE_BYPASS_NONCACHE;
break;
default:
DBG(DBG_MMU, NULL,
"mmu_bypass_nocache - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
bypass_noncache_bit = 0;
break;
}
return (bypass_noncache_bit);
}
/*
* Calculate number of TSB entries for the chip.
*/
/* ARGSUSED */
static uint_t
mmu_tsb_entries(caddr_t csr_base, pxu_t *pxu_p)
{
uint64_t tsb_ctrl;
uint_t obp_tsb_entries, obp_tsb_size;
tsb_ctrl = CSR_XR(csr_base, MMU_TSB_CONTROL);
obp_tsb_size = tsb_ctrl & 0xF;
obp_tsb_entries = MMU_TSBSIZE_TO_TSBENTRIES(obp_tsb_size);
return (obp_tsb_entries);
}
/*
* Initialize the module, but do not enable interrupts.
*/
void
hvio_mmu_init(caddr_t csr_base, pxu_t *pxu_p)
{
uint64_t val, i, obp_tsb_pa;
uint_t obp_tsb_entries;
bzero(pxu_p->tsb_vaddr, pxu_p->tsb_size);
/*
* Preserve OBP's TSB
*/
obp_tsb_pa = CSR_XR(csr_base, MMU_TSB_CONTROL) & MMU_TSB_PA_MASK;
obp_tsb_entries = mmu_tsb_entries(csr_base, pxu_p);
/* save "shape" of OBP's TSB for use during Detach */
pxu_p->obp_tsb_paddr = obp_tsb_pa;
pxu_p->obp_tsb_entries = obp_tsb_entries;
/* For each Valid TTE in OBP's TSB, save its value in px's IOTSB */
hvio_obptsb_attach(pxu_p);
/*
* Invalidate the TLB through the diagnostic register.
*/
CSR_XS(csr_base, MMU_TTE_CACHE_INVALIDATE, -1ull);
/*
* Configure the Fire MMU TSB Control Register. Determine
* the encoding for either 8KB pages (0) or 64KB pages (1).
*
* Write the most significant 30 bits of the TSB physical address
* and the encoded TSB table size.
*/
for (i = 8; i && (pxu_p->tsb_size < (0x2000 << i)); i--)
;
val = (((((va_to_pa(pxu_p->tsb_vaddr)) >> 13) << 13) |
((MMU_PAGE_SHIFT == 13) ? 0 : 1) << 8) | i);
CSR_XS(csr_base, MMU_TSB_CONTROL, val);
/*
* Enable the MMU, set the "TSB Cache Snoop Enable",
* the "Cache Mode", the "Bypass Enable" and
* the "Translation Enable" bits.
*/
val = CSR_XR(csr_base, MMU_CONTROL_AND_STATUS);
val |= ((1ull << MMU_CONTROL_AND_STATUS_SE)
| (MMU_CONTROL_AND_STATUS_ROE_BIT63_ENABLE <<
MMU_CONTROL_AND_STATUS_ROE)
| (MMU_CONTROL_AND_STATUS_CM_MASK << MMU_CONTROL_AND_STATUS_CM)
| (1ull << MMU_CONTROL_AND_STATUS_BE)
| (1ull << MMU_CONTROL_AND_STATUS_TE));
CSR_XS(csr_base, MMU_CONTROL_AND_STATUS, val);
/*
* Read the register here to ensure that the previous writes to
* the Fire MMU registers have been flushed. (Technically, this
* is not entirely necessary here as we will likely do later reads
* during Fire initialization, but it is a small price to pay for
* more modular code.)
*/
(void) CSR_XR(csr_base, MMU_CONTROL_AND_STATUS);
/*
* CSR_V TLU's UE interrupt regs (log, enable, status, clear)
* Plus header logs
*/
DBG(DBG_MMU, NULL, "mmu_init - MMU_ERROR_LOG_ENABLE: 0x%llx\n",
CSR_XR(csr_base, MMU_ERROR_LOG_ENABLE));
DBG(DBG_MMU, NULL, "mmu_init - MMU_INTERRUPT_ENABLE: 0x%llx\n",
CSR_XR(csr_base, MMU_INTERRUPT_ENABLE));
DBG(DBG_MMU, NULL, "mmu_init - MMU_INTERRUPT_STATUS: 0x%llx\n",
CSR_XR(csr_base, MMU_INTERRUPT_STATUS));
DBG(DBG_MMU, NULL, "mmu_init - MMU_ERROR_STATUS_CLEAR: 0x%llx\n",
CSR_XR(csr_base, MMU_ERROR_STATUS_CLEAR));
}
/*
* Generic IOMMU Servies
*/
/* ARGSUSED */
uint64_t
hvio_iommu_map(devhandle_t dev_hdl, pxu_t *pxu_p, tsbid_t tsbid, pages_t pages,
io_attributes_t io_attr, void *addr, size_t pfn_index, int flags)
{
tsbindex_t tsb_index = PCI_TSBID_TO_TSBINDEX(tsbid);
uint64_t attr = MMU_TTE_V;
int i;
if (io_attr & PCI_MAP_ATTR_WRITE)
attr |= MMU_TTE_W;
if ((PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON) &&
(io_attr & PCI_MAP_ATTR_RO))
attr |= MMU_TTE_RO;
if (attr & MMU_TTE_RO) {
DBG(DBG_MMU, NULL, "hvio_iommu_map: pfn_index=0x%x "
"pages=0x%x attr = 0x%lx\n", pfn_index, pages, attr);
}
if (flags & MMU_MAP_PFN) {
ddi_dma_impl_t *mp = (ddi_dma_impl_t *)addr;
for (i = 0; i < pages; i++, pfn_index++, tsb_index++) {
px_iopfn_t pfn = PX_GET_MP_PFN(mp, pfn_index);
pxu_p->tsb_vaddr[tsb_index] = MMU_PTOB(pfn) | attr;
/*
* Oberon will need to flush the corresponding TTEs in
* Cache. We only need to flush every cache line.
* Extra PIO's are expensive.
*/
if (PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON) {
if ((i == (pages-1))||!((tsb_index+1) & 0x7)) {
CSR_XS(dev_hdl,
MMU_TTE_CACHE_FLUSH_ADDRESS,
(pxu_p->tsb_paddr+
(tsb_index*MMU_TTE_SIZE)));
}
}
}
} else {
caddr_t a = (caddr_t)addr;
for (i = 0; i < pages; i++, a += MMU_PAGE_SIZE, tsb_index++) {
px_iopfn_t pfn = hat_getpfnum(kas.a_hat, a);
pxu_p->tsb_vaddr[tsb_index] = MMU_PTOB(pfn) | attr;
/*
* Oberon will need to flush the corresponding TTEs in
* Cache. We only need to flush every cache line.
* Extra PIO's are expensive.
*/
if (PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON) {
if ((i == (pages-1))||!((tsb_index+1) & 0x7)) {
CSR_XS(dev_hdl,
MMU_TTE_CACHE_FLUSH_ADDRESS,
(pxu_p->tsb_paddr+
(tsb_index*MMU_TTE_SIZE)));
}
}
}
}
return (H_EOK);
}
/* ARGSUSED */
uint64_t
hvio_iommu_demap(devhandle_t dev_hdl, pxu_t *pxu_p, tsbid_t tsbid,
pages_t pages)
{
tsbindex_t tsb_index = PCI_TSBID_TO_TSBINDEX(tsbid);
int i;
for (i = 0; i < pages; i++, tsb_index++) {
pxu_p->tsb_vaddr[tsb_index] = MMU_INVALID_TTE;
/*
* Oberon will need to flush the corresponding TTEs in
* Cache. We only need to flush every cache line.
* Extra PIO's are expensive.
*/
if (PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON) {
if ((i == (pages-1))||!((tsb_index+1) & 0x7)) {
CSR_XS(dev_hdl,
MMU_TTE_CACHE_FLUSH_ADDRESS,
(pxu_p->tsb_paddr+
(tsb_index*MMU_TTE_SIZE)));
}
}
}
return (H_EOK);
}
/* ARGSUSED */
uint64_t
hvio_iommu_getmap(devhandle_t dev_hdl, pxu_t *pxu_p, tsbid_t tsbid,
io_attributes_t *attr_p, r_addr_t *r_addr_p)
{
tsbindex_t tsb_index = PCI_TSBID_TO_TSBINDEX(tsbid);
uint64_t *tte_addr;
uint64_t ret = H_EOK;
tte_addr = (uint64_t *)(pxu_p->tsb_vaddr) + tsb_index;
if (*tte_addr & MMU_TTE_V) {
*r_addr_p = mmu_tte_to_pa(*tte_addr, pxu_p);
*attr_p = (*tte_addr & MMU_TTE_W) ?
PCI_MAP_ATTR_WRITE:PCI_MAP_ATTR_READ;
} else {
*r_addr_p = 0;
*attr_p = 0;
ret = H_ENOMAP;
}
return (ret);
}
/*
* Copy each Valid OBP TTE from OBP's IOTSB to px's IOTSB.
*/
void
hvio_obptsb_attach(pxu_t *pxu_p)
{
uint64_t obp_tsb_pa;
uint64_t *base_tte_addr;
uint64_t i;
uint_t obp_tsb_entries;
obp_tsb_pa = pxu_p->obp_tsb_paddr;
obp_tsb_entries = pxu_p->obp_tsb_entries;
/*
* Compute the starting addr of the area reserved for
* OBP's TTEs; OBP's TTEs are stored at the highest addrs
* of px's IOTSB.
*/
base_tte_addr = pxu_p->tsb_vaddr +
((pxu_p->tsb_size >> 3) - obp_tsb_entries);
for (i = 0; i < obp_tsb_entries; i++) {
uint64_t tte = lddphys(obp_tsb_pa + i * 8);
if (!MMU_TTE_VALID(tte))
continue;
base_tte_addr[i] = tte;
}
}
/*
* For each Valid OBP TTE, deallocate space from the vmem Arena used
* to manage the TTE's associated DVMA addr space. (Allocation from
* the DVMA Arena was done in px_mmu_attach).
*/
void
hvio_obptsb_detach(px_t *px_p)
{
uint64_t obp_tsb_pa;
uint64_t i;
uint_t obp_tsb_entries;
uint_t obp_tsb_bias;
px_mmu_t *mmu_p = px_p->px_mmu_p;
vmem_t *dvma_map;
pxu_t *pxu_p = (pxu_t *)px_p->px_plat_p;
dvma_map = mmu_p->mmu_dvma_map;
obp_tsb_pa = pxu_p->obp_tsb_paddr;
obp_tsb_entries = pxu_p->obp_tsb_entries;
/*
* OBP's TTEs are located at the high end of px's IOTSB.
* Equivalently, OBP's DVMA space is allocated at the high end
* of px's DVMA space. Compute the bias that references
* OBP's first possible page of DVMA space.
*/
obp_tsb_bias = (pxu_p->tsb_size >> 3) - obp_tsb_entries;
for (i = 0; i < obp_tsb_entries; i++) {
caddr_t va;
uint64_t tte = lddphys(obp_tsb_pa + i * 8);
if (!MMU_TTE_VALID(tte))
continue;
/* deallocate the TTE's associated page of DVMA space */
va = (caddr_t)(MMU_PTOB(mmu_p->dvma_base_pg + obp_tsb_bias +
i));
vmem_xfree(dvma_map, va, MMU_PAGE_SIZE);
}
}
/* ARGSUSED */
uint64_t
hvio_get_bypass_base(pxu_t *pxu_p)
{
uint64_t base;
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
base = MMU_OBERON_BYPASS_BASE;
break;
case PX_CHIP_FIRE:
base = MMU_FIRE_BYPASS_BASE;
break;
default:
DBG(DBG_MMU, NULL,
"hvio_get_bypass_base - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
base = 0;
break;
}
return (base);
}
/* ARGSUSED */
uint64_t
hvio_get_bypass_end(pxu_t *pxu_p)
{
uint64_t end;
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
end = MMU_OBERON_BYPASS_END;
break;
case PX_CHIP_FIRE:
end = MMU_FIRE_BYPASS_END;
break;
default:
DBG(DBG_MMU, NULL,
"hvio_get_bypass_end - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
end = 0;
break;
}
return (end);
}
/* ARGSUSED */
uint64_t
hvio_iommu_getbypass(devhandle_t dev_hdl, pxu_t *pxu_p, r_addr_t ra,
io_attributes_t attr, io_addr_t *io_addr_p)
{
uint64_t pfn = MMU_BTOP(ra);
*io_addr_p = hvio_get_bypass_base(pxu_p) | ra |
(pf_is_memory(pfn) ? 0 : mmu_bypass_noncache(pxu_p));
return (H_EOK);
}
/*
* Generic IO Interrupt Servies
*/
/*
* Converts a device specific interrupt number given by the
* arguments devhandle and devino into a system specific ino.
*/
/* ARGSUSED */
uint64_t
hvio_intr_devino_to_sysino(devhandle_t dev_hdl, pxu_t *pxu_p, devino_t devino,
sysino_t *sysino)
{
if (devino > INTERRUPT_MAPPING_ENTRIES) {
DBG(DBG_IB, NULL, "ino %x is invalid\n", devino);
return (H_ENOINTR);
}
*sysino = DEVINO_TO_SYSINO(pxu_p->portid, devino);
return (H_EOK);
}
/*
* Returns state in intr_valid_state if the interrupt defined by sysino
* is valid (enabled) or not-valid (disabled).
*/
uint64_t
hvio_intr_getvalid(devhandle_t dev_hdl, sysino_t sysino,
intr_valid_state_t *intr_valid_state)
{
if (CSRA_BR((caddr_t)dev_hdl, INTERRUPT_MAPPING,
SYSINO_TO_DEVINO(sysino), ENTRIES_V)) {
*intr_valid_state = INTR_VALID;
} else {
*intr_valid_state = INTR_NOTVALID;
}
return (H_EOK);
}
/*
* Sets the 'valid' state of the interrupt defined by
* the argument sysino to the state defined by the
* argument intr_valid_state.
*/
uint64_t
hvio_intr_setvalid(devhandle_t dev_hdl, sysino_t sysino,
intr_valid_state_t intr_valid_state)
{
switch (intr_valid_state) {
case INTR_VALID:
CSRA_BS((caddr_t)dev_hdl, INTERRUPT_MAPPING,
SYSINO_TO_DEVINO(sysino), ENTRIES_V);
break;
case INTR_NOTVALID:
CSRA_BC((caddr_t)dev_hdl, INTERRUPT_MAPPING,
SYSINO_TO_DEVINO(sysino), ENTRIES_V);
break;
default:
return (EINVAL);
}
return (H_EOK);
}
/*
* Returns the current state of the interrupt given by the sysino
* argument.
*/
uint64_t
hvio_intr_getstate(devhandle_t dev_hdl, sysino_t sysino,
intr_state_t *intr_state)
{
uint64_t state;
state = CSRA_FR((caddr_t)dev_hdl, INTERRUPT_CLEAR,
SYSINO_TO_DEVINO(sysino), ENTRIES_INT_STATE);
switch (state) {
case INTERRUPT_IDLE_STATE:
*intr_state = INTR_IDLE_STATE;
break;
case INTERRUPT_RECEIVED_STATE:
*intr_state = INTR_RECEIVED_STATE;
break;
case INTERRUPT_PENDING_STATE:
*intr_state = INTR_DELIVERED_STATE;
break;
default:
return (EINVAL);
}
return (H_EOK);
}
/*
* Sets the current state of the interrupt given by the sysino
* argument to the value given in the argument intr_state.
*
* Note: Setting the state to INTR_IDLE clears any pending
* interrupt for sysino.
*/
uint64_t
hvio_intr_setstate(devhandle_t dev_hdl, sysino_t sysino,
intr_state_t intr_state)
{
intr_state_t state;
switch (intr_state) {
case INTR_IDLE_STATE:
state = INTERRUPT_IDLE_STATE;
break;
case INTR_DELIVERED_STATE:
state = INTERRUPT_PENDING_STATE;
break;
default:
return (EINVAL);
}
CSRA_FS((caddr_t)dev_hdl, INTERRUPT_CLEAR,
SYSINO_TO_DEVINO(sysino), ENTRIES_INT_STATE, state);
return (H_EOK);
}
/*
* Returns the cpuid that is the current target of the
* interrupt given by the sysino argument.
*
* The cpuid value returned is undefined if the target
* has not been set via intr_settarget.
*/
uint64_t
hvio_intr_gettarget(devhandle_t dev_hdl, pxu_t *pxu_p, sysino_t sysino,
cpuid_t *cpuid)
{
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
*cpuid = CSRA_FR((caddr_t)dev_hdl, INTERRUPT_MAPPING,
SYSINO_TO_DEVINO(sysino), ENTRIES_T_DESTID);
break;
case PX_CHIP_FIRE:
*cpuid = CSRA_FR((caddr_t)dev_hdl, INTERRUPT_MAPPING,
SYSINO_TO_DEVINO(sysino), ENTRIES_T_JPID);
break;
default:
DBG(DBG_CB, NULL, "hvio_intr_gettarget - "
"unknown chip type: 0x%x\n", PX_CHIP_TYPE(pxu_p));
return (EINVAL);
}
return (H_EOK);
}
/*
* Set the target cpu for the interrupt defined by the argument
* sysino to the target cpu value defined by the argument cpuid.
*/
uint64_t
hvio_intr_settarget(devhandle_t dev_hdl, pxu_t *pxu_p, sysino_t sysino,
cpuid_t cpuid)
{
uint64_t val, intr_controller;
uint32_t ino = SYSINO_TO_DEVINO(sysino);
/*
* For now, we assign interrupt controller in a round
* robin fashion. Later, we may need to come up with
* a more efficient assignment algorithm.
*/
intr_controller = 0x1ull << (cpuid % 4);
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
val = (((cpuid &
INTERRUPT_MAPPING_ENTRIES_T_DESTID_MASK) <<
INTERRUPT_MAPPING_ENTRIES_T_DESTID) |
((intr_controller &
INTERRUPT_MAPPING_ENTRIES_INT_CNTRL_NUM_MASK)
<< INTERRUPT_MAPPING_ENTRIES_INT_CNTRL_NUM));
break;
case PX_CHIP_FIRE:
val = (((cpuid & INTERRUPT_MAPPING_ENTRIES_T_JPID_MASK) <<
INTERRUPT_MAPPING_ENTRIES_T_JPID) |
((intr_controller &
INTERRUPT_MAPPING_ENTRIES_INT_CNTRL_NUM_MASK)
<< INTERRUPT_MAPPING_ENTRIES_INT_CNTRL_NUM));
break;
default:
DBG(DBG_CB, NULL, "hvio_intr_settarget - "
"unknown chip type: 0x%x\n", PX_CHIP_TYPE(pxu_p));
return (EINVAL);
}
/* For EQ interrupts, set DATA MONDO bit */
if ((ino >= EQ_1ST_DEVINO) && (ino < (EQ_1ST_DEVINO + EQ_CNT)))
val |= (0x1ull << INTERRUPT_MAPPING_ENTRIES_MDO_MODE);
CSRA_XS((caddr_t)dev_hdl, INTERRUPT_MAPPING, ino, val);
return (H_EOK);
}
/*
* MSIQ Functions:
*/
uint64_t
hvio_msiq_init(devhandle_t dev_hdl, pxu_t *pxu_p)
{
CSRA_XS((caddr_t)dev_hdl, EVENT_QUEUE_BASE_ADDRESS, 0,
(uint64_t)pxu_p->msiq_mapped_p);
DBG(DBG_IB, NULL,
"hvio_msiq_init: EVENT_QUEUE_BASE_ADDRESS 0x%llx\n",
CSR_XR((caddr_t)dev_hdl, EVENT_QUEUE_BASE_ADDRESS));
CSRA_XS((caddr_t)dev_hdl, INTERRUPT_MONDO_DATA_0, 0,
(uint64_t)ID_TO_IGN(PX_CHIP_TYPE(pxu_p),
pxu_p->portid) << INO_BITS);
DBG(DBG_IB, NULL, "hvio_msiq_init: "
"INTERRUPT_MONDO_DATA_0: 0x%llx\n",
CSR_XR((caddr_t)dev_hdl, INTERRUPT_MONDO_DATA_0));
return (H_EOK);
}
uint64_t
hvio_msiq_getvalid(devhandle_t dev_hdl, msiqid_t msiq_id,
pci_msiq_valid_state_t *msiq_valid_state)
{
uint32_t eq_state;
uint64_t ret = H_EOK;
eq_state = CSRA_FR((caddr_t)dev_hdl, EVENT_QUEUE_STATE,
msiq_id, ENTRIES_STATE);
switch (eq_state) {
case EQ_IDLE_STATE:
*msiq_valid_state = PCI_MSIQ_INVALID;
break;
case EQ_ACTIVE_STATE:
case EQ_ERROR_STATE:
*msiq_valid_state = PCI_MSIQ_VALID;
break;
default:
ret = H_EIO;
break;
}
return (ret);
}
uint64_t
hvio_msiq_setvalid(devhandle_t dev_hdl, msiqid_t msiq_id,
pci_msiq_valid_state_t msiq_valid_state)
{
uint64_t ret = H_EOK;
switch (msiq_valid_state) {
case PCI_MSIQ_INVALID:
CSRA_BS((caddr_t)dev_hdl, EVENT_QUEUE_CONTROL_CLEAR,
msiq_id, ENTRIES_DIS);
break;
case PCI_MSIQ_VALID:
CSRA_BS((caddr_t)dev_hdl, EVENT_QUEUE_CONTROL_SET,
msiq_id, ENTRIES_EN);
break;
default:
ret = H_EINVAL;
break;
}
return (ret);
}
uint64_t
hvio_msiq_getstate(devhandle_t dev_hdl, msiqid_t msiq_id,
pci_msiq_state_t *msiq_state)
{
uint32_t eq_state;
uint64_t ret = H_EOK;
eq_state = CSRA_FR((caddr_t)dev_hdl, EVENT_QUEUE_STATE,
msiq_id, ENTRIES_STATE);
switch (eq_state) {
case EQ_IDLE_STATE:
case EQ_ACTIVE_STATE:
*msiq_state = PCI_MSIQ_STATE_IDLE;
break;
case EQ_ERROR_STATE:
*msiq_state = PCI_MSIQ_STATE_ERROR;
break;
default:
ret = H_EIO;
}
return (ret);
}
uint64_t
hvio_msiq_setstate(devhandle_t dev_hdl, msiqid_t msiq_id,
pci_msiq_state_t msiq_state)
{
uint32_t eq_state;
uint64_t ret = H_EOK;
eq_state = CSRA_FR((caddr_t)dev_hdl, EVENT_QUEUE_STATE,
msiq_id, ENTRIES_STATE);
switch (eq_state) {
case EQ_IDLE_STATE:
if (msiq_state == PCI_MSIQ_STATE_ERROR)
ret = H_EIO;
break;
case EQ_ACTIVE_STATE:
if (msiq_state == PCI_MSIQ_STATE_ERROR)
CSRA_BS((caddr_t)dev_hdl, EVENT_QUEUE_CONTROL_SET,
msiq_id, ENTRIES_ENOVERR);
else
ret = H_EIO;
break;
case EQ_ERROR_STATE:
if (msiq_state == PCI_MSIQ_STATE_IDLE)
CSRA_BS((caddr_t)dev_hdl, EVENT_QUEUE_CONTROL_CLEAR,
msiq_id, ENTRIES_E2I);
else
ret = H_EIO;
break;
default:
ret = H_EIO;
}
return (ret);
}
uint64_t
hvio_msiq_gethead(devhandle_t dev_hdl, msiqid_t msiq_id,
msiqhead_t *msiq_head)
{
*msiq_head = CSRA_FR((caddr_t)dev_hdl, EVENT_QUEUE_HEAD,
msiq_id, ENTRIES_HEAD);
return (H_EOK);
}
uint64_t
hvio_msiq_sethead(devhandle_t dev_hdl, msiqid_t msiq_id,
msiqhead_t msiq_head)
{
CSRA_FS((caddr_t)dev_hdl, EVENT_QUEUE_HEAD, msiq_id,
ENTRIES_HEAD, msiq_head);
return (H_EOK);
}
uint64_t
hvio_msiq_gettail(devhandle_t dev_hdl, msiqid_t msiq_id,
msiqtail_t *msiq_tail)
{
*msiq_tail = CSRA_FR((caddr_t)dev_hdl, EVENT_QUEUE_TAIL,
msiq_id, ENTRIES_TAIL);
return (H_EOK);
}
/*
* MSI Functions:
*/
uint64_t
hvio_msi_init(devhandle_t dev_hdl, uint64_t addr32, uint64_t addr64)
{
/* PCI MEM 32 resources to perform 32 bit MSI transactions */
CSRA_FS((caddr_t)dev_hdl, MSI_32_BIT_ADDRESS, 0,
ADDR, (uint64_t)addr32 >> MSI_32_BIT_ADDRESS_ADDR);
DBG(DBG_IB, NULL, "hvio_msi_init: MSI_32_BIT_ADDRESS: 0x%llx\n",
CSR_XR((caddr_t)dev_hdl, MSI_32_BIT_ADDRESS));
/* Reserve PCI MEM 64 resources to perform 64 bit MSI transactions */
CSRA_FS((caddr_t)dev_hdl, MSI_64_BIT_ADDRESS, 0,
ADDR, (uint64_t)addr64 >> MSI_64_BIT_ADDRESS_ADDR);
DBG(DBG_IB, NULL, "hvio_msi_init: MSI_64_BIT_ADDRESS: 0x%llx\n",
CSR_XR((caddr_t)dev_hdl, MSI_64_BIT_ADDRESS));
return (H_EOK);
}
uint64_t
hvio_msi_getmsiq(devhandle_t dev_hdl, msinum_t msi_num,
msiqid_t *msiq_id)
{
*msiq_id = CSRA_FR((caddr_t)dev_hdl, MSI_MAPPING,
msi_num, ENTRIES_EQNUM);
return (H_EOK);
}
uint64_t
hvio_msi_setmsiq(devhandle_t dev_hdl, msinum_t msi_num,
msiqid_t msiq_id)
{
CSRA_FS((caddr_t)dev_hdl, MSI_MAPPING, msi_num,
ENTRIES_EQNUM, msiq_id);
return (H_EOK);
}
uint64_t
hvio_msi_getvalid(devhandle_t dev_hdl, msinum_t msi_num,
pci_msi_valid_state_t *msi_valid_state)
{
*msi_valid_state = CSRA_BR((caddr_t)dev_hdl, MSI_MAPPING,
msi_num, ENTRIES_V);
return (H_EOK);
}
uint64_t
hvio_msi_setvalid(devhandle_t dev_hdl, msinum_t msi_num,
pci_msi_valid_state_t msi_valid_state)
{
uint64_t ret = H_EOK;
switch (msi_valid_state) {
case PCI_MSI_VALID:
CSRA_BS((caddr_t)dev_hdl, MSI_MAPPING, msi_num,
ENTRIES_V);
break;
case PCI_MSI_INVALID:
CSRA_BC((caddr_t)dev_hdl, MSI_MAPPING, msi_num,
ENTRIES_V);
break;
default:
ret = H_EINVAL;
}
return (ret);
}
uint64_t
hvio_msi_getstate(devhandle_t dev_hdl, msinum_t msi_num,
pci_msi_state_t *msi_state)
{
*msi_state = CSRA_BR((caddr_t)dev_hdl, MSI_MAPPING,
msi_num, ENTRIES_EQWR_N);
return (H_EOK);
}
uint64_t
hvio_msi_setstate(devhandle_t dev_hdl, msinum_t msi_num,
pci_msi_state_t msi_state)
{
uint64_t ret = H_EOK;
switch (msi_state) {
case PCI_MSI_STATE_IDLE:
CSRA_BS((caddr_t)dev_hdl, MSI_CLEAR, msi_num,
ENTRIES_EQWR_N);
break;
case PCI_MSI_STATE_DELIVERED:
default:
ret = H_EINVAL;
break;
}
return (ret);
}
/*
* MSG Functions:
*/
uint64_t
hvio_msg_getmsiq(devhandle_t dev_hdl, pcie_msg_type_t msg_type,
msiqid_t *msiq_id)
{
uint64_t ret = H_EOK;
switch (msg_type) {
case PCIE_PME_MSG:
*msiq_id = CSR_FR((caddr_t)dev_hdl, PM_PME_MAPPING, EQNUM);
break;
case PCIE_PME_ACK_MSG:
*msiq_id = CSR_FR((caddr_t)dev_hdl, PME_TO_ACK_MAPPING,
EQNUM);
break;
case PCIE_CORR_MSG:
*msiq_id = CSR_FR((caddr_t)dev_hdl, ERR_COR_MAPPING, EQNUM);
break;
case PCIE_NONFATAL_MSG:
*msiq_id = CSR_FR((caddr_t)dev_hdl, ERR_NONFATAL_MAPPING,
EQNUM);
break;
case PCIE_FATAL_MSG:
*msiq_id = CSR_FR((caddr_t)dev_hdl, ERR_FATAL_MAPPING, EQNUM);
break;
default:
ret = H_EINVAL;
break;
}
return (ret);
}
uint64_t
hvio_msg_setmsiq(devhandle_t dev_hdl, pcie_msg_type_t msg_type,
msiqid_t msiq_id)
{
uint64_t ret = H_EOK;
switch (msg_type) {
case PCIE_PME_MSG:
CSR_FS((caddr_t)dev_hdl, PM_PME_MAPPING, EQNUM, msiq_id);
break;
case PCIE_PME_ACK_MSG:
CSR_FS((caddr_t)dev_hdl, PME_TO_ACK_MAPPING, EQNUM, msiq_id);
break;
case PCIE_CORR_MSG:
CSR_FS((caddr_t)dev_hdl, ERR_COR_MAPPING, EQNUM, msiq_id);
break;
case PCIE_NONFATAL_MSG:
CSR_FS((caddr_t)dev_hdl, ERR_NONFATAL_MAPPING, EQNUM, msiq_id);
break;
case PCIE_FATAL_MSG:
CSR_FS((caddr_t)dev_hdl, ERR_FATAL_MAPPING, EQNUM, msiq_id);
break;
default:
ret = H_EINVAL;
break;
}
return (ret);
}
uint64_t
hvio_msg_getvalid(devhandle_t dev_hdl, pcie_msg_type_t msg_type,
pcie_msg_valid_state_t *msg_valid_state)
{
uint64_t ret = H_EOK;
switch (msg_type) {
case PCIE_PME_MSG:
*msg_valid_state = CSR_BR((caddr_t)dev_hdl, PM_PME_MAPPING, V);
break;
case PCIE_PME_ACK_MSG:
*msg_valid_state = CSR_BR((caddr_t)dev_hdl,
PME_TO_ACK_MAPPING, V);
break;
case PCIE_CORR_MSG:
*msg_valid_state = CSR_BR((caddr_t)dev_hdl, ERR_COR_MAPPING, V);
break;
case PCIE_NONFATAL_MSG:
*msg_valid_state = CSR_BR((caddr_t)dev_hdl,
ERR_NONFATAL_MAPPING, V);
break;
case PCIE_FATAL_MSG:
*msg_valid_state = CSR_BR((caddr_t)dev_hdl, ERR_FATAL_MAPPING,
V);
break;
default:
ret = H_EINVAL;
break;
}
return (ret);
}
uint64_t
hvio_msg_setvalid(devhandle_t dev_hdl, pcie_msg_type_t msg_type,
pcie_msg_valid_state_t msg_valid_state)
{
uint64_t ret = H_EOK;
switch (msg_valid_state) {
case PCIE_MSG_VALID:
switch (msg_type) {
case PCIE_PME_MSG:
CSR_BS((caddr_t)dev_hdl, PM_PME_MAPPING, V);
break;
case PCIE_PME_ACK_MSG:
CSR_BS((caddr_t)dev_hdl, PME_TO_ACK_MAPPING, V);
break;
case PCIE_CORR_MSG:
CSR_BS((caddr_t)dev_hdl, ERR_COR_MAPPING, V);
break;
case PCIE_NONFATAL_MSG:
CSR_BS((caddr_t)dev_hdl, ERR_NONFATAL_MAPPING, V);
break;
case PCIE_FATAL_MSG:
CSR_BS((caddr_t)dev_hdl, ERR_FATAL_MAPPING, V);
break;
default:
ret = H_EINVAL;
break;
}
break;
case PCIE_MSG_INVALID:
switch (msg_type) {
case PCIE_PME_MSG:
CSR_BC((caddr_t)dev_hdl, PM_PME_MAPPING, V);
break;
case PCIE_PME_ACK_MSG:
CSR_BC((caddr_t)dev_hdl, PME_TO_ACK_MAPPING, V);
break;
case PCIE_CORR_MSG:
CSR_BC((caddr_t)dev_hdl, ERR_COR_MAPPING, V);
break;
case PCIE_NONFATAL_MSG:
CSR_BC((caddr_t)dev_hdl, ERR_NONFATAL_MAPPING, V);
break;
case PCIE_FATAL_MSG:
CSR_BC((caddr_t)dev_hdl, ERR_FATAL_MAPPING, V);
break;
default:
ret = H_EINVAL;
break;
}
break;
default:
ret = H_EINVAL;
}
return (ret);
}
/*
* Suspend/Resume Functions:
* (pec, mmu, ib)
* cb
* Registers saved have all been touched in the XXX_init functions.
*/
uint64_t
hvio_suspend(devhandle_t dev_hdl, pxu_t *pxu_p)
{
uint64_t *config_state;
int total_size;
int i;
if (msiq_suspend(dev_hdl, pxu_p) != H_EOK)
return (H_EIO);
total_size = PEC_SIZE + MMU_SIZE + IB_SIZE + IB_MAP_SIZE;
config_state = kmem_zalloc(total_size, KM_NOSLEEP);
if (config_state == NULL) {
return (H_EIO);
}
/*
* Soft state for suspend/resume from pxu_t
* uint64_t *pec_config_state;
* uint64_t *mmu_config_state;
* uint64_t *ib_intr_map;
* uint64_t *ib_config_state;
* uint64_t *xcb_config_state;
*/
/* Save the PEC configuration states */
pxu_p->pec_config_state = config_state;
for (i = 0; i < PEC_KEYS; i++) {
if ((pec_config_state_regs[i].chip == PX_CHIP_TYPE(pxu_p)) ||
(pec_config_state_regs[i].chip == PX_CHIP_UNIDENTIFIED)) {
pxu_p->pec_config_state[i] =
CSR_XR((caddr_t)dev_hdl,
pec_config_state_regs[i].reg);
}
}
/* Save the MMU configuration states */
pxu_p->mmu_config_state = pxu_p->pec_config_state + PEC_KEYS;
for (i = 0; i < MMU_KEYS; i++) {
pxu_p->mmu_config_state[i] =
CSR_XR((caddr_t)dev_hdl, mmu_config_state_regs[i]);
}
/* Save the interrupt mapping registers */
pxu_p->ib_intr_map = pxu_p->mmu_config_state + MMU_KEYS;
for (i = 0; i < INTERRUPT_MAPPING_ENTRIES; i++) {
pxu_p->ib_intr_map[i] =
CSRA_XR((caddr_t)dev_hdl, INTERRUPT_MAPPING, i);
}
/* Save the IB configuration states */
pxu_p->ib_config_state = pxu_p->ib_intr_map + INTERRUPT_MAPPING_ENTRIES;
for (i = 0; i < IB_KEYS; i++) {
pxu_p->ib_config_state[i] =
CSR_XR((caddr_t)dev_hdl, ib_config_state_regs[i]);
}
return (H_EOK);
}
void
hvio_resume(devhandle_t dev_hdl, devino_t devino, pxu_t *pxu_p)
{
int total_size;
sysino_t sysino;
int i;
uint64_t ret;
/* Make sure that suspend actually did occur */
if (!pxu_p->pec_config_state) {
return;
}
/* Restore IB configuration states */
for (i = 0; i < IB_KEYS; i++) {
CSR_XS((caddr_t)dev_hdl, ib_config_state_regs[i],
pxu_p->ib_config_state[i]);
}
/*
* Restore the interrupt mapping registers
* And make sure the intrs are idle.
*/
for (i = 0; i < INTERRUPT_MAPPING_ENTRIES; i++) {
CSRA_FS((caddr_t)dev_hdl, INTERRUPT_CLEAR, i,
ENTRIES_INT_STATE, INTERRUPT_IDLE_STATE);
CSRA_XS((caddr_t)dev_hdl, INTERRUPT_MAPPING, i,
pxu_p->ib_intr_map[i]);
}
/* Restore MMU configuration states */
/* Clear the cache. */
CSR_XS((caddr_t)dev_hdl, MMU_TTE_CACHE_INVALIDATE, -1ull);
for (i = 0; i < MMU_KEYS; i++) {
CSR_XS((caddr_t)dev_hdl, mmu_config_state_regs[i],
pxu_p->mmu_config_state[i]);
}
/* Restore PEC configuration states */
/* Make sure all reset bits are low until error is detected */
CSR_XS((caddr_t)dev_hdl, LPU_RESET, 0ull);
for (i = 0; i < PEC_KEYS; i++) {
if ((pec_config_state_regs[i].chip == PX_CHIP_TYPE(pxu_p)) ||
(pec_config_state_regs[i].chip == PX_CHIP_UNIDENTIFIED)) {
CSR_XS((caddr_t)dev_hdl, pec_config_state_regs[i].reg,
pxu_p->pec_config_state[i]);
}
}
/* Enable PCI-E interrupt */
if ((ret = hvio_intr_devino_to_sysino(dev_hdl, pxu_p, devino,
&sysino)) != H_EOK) {
cmn_err(CE_WARN,
"hvio_resume: hvio_intr_devino_to_sysino failed, "
"ret 0x%lx", ret);
}
if ((ret = hvio_intr_setstate(dev_hdl, sysino, INTR_IDLE_STATE))
!= H_EOK) {
cmn_err(CE_WARN,
"hvio_resume: hvio_intr_setstate failed, "
"ret 0x%lx", ret);
}
total_size = PEC_SIZE + MMU_SIZE + IB_SIZE + IB_MAP_SIZE;
kmem_free(pxu_p->pec_config_state, total_size);
pxu_p->pec_config_state = NULL;
pxu_p->mmu_config_state = NULL;
pxu_p->ib_config_state = NULL;
pxu_p->ib_intr_map = NULL;
msiq_resume(dev_hdl, pxu_p);
}
uint64_t
hvio_cb_suspend(devhandle_t dev_hdl, pxu_t *pxu_p)
{
uint64_t *config_state, *cb_regs;
int i, cb_size, cb_keys;
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
cb_size = UBC_SIZE;
cb_keys = UBC_KEYS;
cb_regs = ubc_config_state_regs;
break;
case PX_CHIP_FIRE:
cb_size = JBC_SIZE;
cb_keys = JBC_KEYS;
cb_regs = jbc_config_state_regs;
break;
default:
DBG(DBG_CB, NULL, "hvio_cb_suspend - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
break;
}
config_state = kmem_zalloc(cb_size, KM_NOSLEEP);
if (config_state == NULL) {
return (H_EIO);
}
/* Save the configuration states */
pxu_p->xcb_config_state = config_state;
for (i = 0; i < cb_keys; i++) {
pxu_p->xcb_config_state[i] =
CSR_XR((caddr_t)dev_hdl, cb_regs[i]);
}
return (H_EOK);
}
void
hvio_cb_resume(devhandle_t pci_dev_hdl, devhandle_t xbus_dev_hdl,
devino_t devino, pxu_t *pxu_p)
{
sysino_t sysino;
uint64_t *cb_regs;
int i, cb_size, cb_keys;
uint64_t ret;
switch (PX_CHIP_TYPE(pxu_p)) {
case PX_CHIP_OBERON:
cb_size = UBC_SIZE;
cb_keys = UBC_KEYS;
cb_regs = ubc_config_state_regs;
/*
* No reason to have any reset bits high until an error is
* detected on the link.
*/
CSR_XS((caddr_t)xbus_dev_hdl, UBC_ERROR_STATUS_CLEAR, -1ull);
break;
case PX_CHIP_FIRE:
cb_size = JBC_SIZE;
cb_keys = JBC_KEYS;
cb_regs = jbc_config_state_regs;
/*
* No reason to have any reset bits high until an error is
* detected on the link.
*/
CSR_XS((caddr_t)xbus_dev_hdl, JBC_ERROR_STATUS_CLEAR, -1ull);
break;
default:
DBG(DBG_CB, NULL, "hvio_cb_resume - unknown chip type: 0x%x\n",
PX_CHIP_TYPE(pxu_p));
break;
}
ASSERT(pxu_p->xcb_config_state);
/* Restore the configuration states */
for (i = 0; i < cb_keys; i++) {
CSR_XS((caddr_t)xbus_dev_hdl, cb_regs[i],
pxu_p->xcb_config_state[i]);
}
/* Enable XBC interrupt */
if ((ret = hvio_intr_devino_to_sysino(pci_dev_hdl, pxu_p, devino,
&sysino)) != H_EOK) {
cmn_err(CE_WARN,
"hvio_cb_resume: hvio_intr_devino_to_sysino failed, "
"ret 0x%lx", ret);
}
if ((ret = hvio_intr_setstate(pci_dev_hdl, sysino, INTR_IDLE_STATE))
!= H_EOK) {
cmn_err(CE_WARN,
"hvio_cb_resume: hvio_intr_setstate failed, "
"ret 0x%lx", ret);
}
kmem_free(pxu_p->xcb_config_state, cb_size);
pxu_p->xcb_config_state = NULL;
}
static uint64_t
msiq_suspend(devhandle_t dev_hdl, pxu_t *pxu_p)
{
size_t bufsz;
volatile uint64_t *cur_p;
int i;
bufsz = MSIQ_STATE_SIZE + MSIQ_MAPPING_SIZE + MSIQ_OTHER_SIZE;
if ((pxu_p->msiq_config_state = kmem_zalloc(bufsz, KM_NOSLEEP)) ==
NULL)
return (H_EIO);
cur_p = pxu_p->msiq_config_state;
/* Save each EQ state */
for (i = 0; i < EVENT_QUEUE_STATE_ENTRIES; i++, cur_p++)
*cur_p = CSRA_XR((caddr_t)dev_hdl, EVENT_QUEUE_STATE, i);
/* Save MSI mapping registers */
for (i = 0; i < MSI_MAPPING_ENTRIES; i++, cur_p++)
*cur_p = CSRA_XR((caddr_t)dev_hdl, MSI_MAPPING, i);
/* Save all other MSIQ registers */
for (i = 0; i < MSIQ_OTHER_KEYS; i++, cur_p++)
*cur_p = CSR_XR((caddr_t)dev_hdl, msiq_config_other_regs[i]);
return (H_EOK);
}
static void
msiq_resume(devhandle_t dev_hdl, pxu_t *pxu_p)
{
size_t bufsz;
uint64_t *cur_p, state;
int i;
uint64_t ret;
bufsz = MSIQ_STATE_SIZE + MSIQ_MAPPING_SIZE + MSIQ_OTHER_SIZE;
cur_p = pxu_p->msiq_config_state;
/*
* Initialize EQ base address register and
* Interrupt Mondo Data 0 register.
*/
if ((ret = hvio_msiq_init(dev_hdl, pxu_p)) != H_EOK) {
cmn_err(CE_WARN,
"msiq_resume: hvio_msiq_init failed, "
"ret 0x%lx", ret);
}
/* Restore EQ states */
for (i = 0; i < EVENT_QUEUE_STATE_ENTRIES; i++, cur_p++) {
state = (*cur_p) & EVENT_QUEUE_STATE_ENTRIES_STATE_MASK;
if ((state == EQ_ACTIVE_STATE) || (state == EQ_ERROR_STATE))
CSRA_BS((caddr_t)dev_hdl, EVENT_QUEUE_CONTROL_SET,
i, ENTRIES_EN);
}
/* Restore MSI mapping */
for (i = 0; i < MSI_MAPPING_ENTRIES; i++, cur_p++)
CSRA_XS((caddr_t)dev_hdl, MSI_MAPPING, i, *cur_p);
/*
* Restore all other registers. MSI 32 bit address and
* MSI 64 bit address are restored as part of this.
*/
for (i = 0; i < MSIQ_OTHER_KEYS; i++, cur_p++)
CSR_XS((caddr_t)dev_hdl, msiq_config_other_regs[i], *cur_p);
kmem_free(pxu_p->msiq_config_state, bufsz);
pxu_p->msiq_config_state = NULL;
}
/*
* sends PME_Turn_Off message to put the link in L2/L3 ready state.
* called by px_goto_l23ready.
* returns DDI_SUCCESS or DDI_FAILURE
*/
int
px_send_pme_turnoff(caddr_t csr_base)
{
volatile uint64_t reg;
reg = CSR_XR(csr_base, TLU_PME_TURN_OFF_GENERATE);
/* If already pending, return failure */
if (reg & (1ull << TLU_PME_TURN_OFF_GENERATE_PTO)) {
DBG(DBG_PWR, NULL, "send_pme_turnoff: pending PTO bit "
"tlu_pme_turn_off_generate = %x\n", reg);
return (DDI_FAILURE);
}
/* write to PME_Turn_off reg to boradcast */
reg |= (1ull << TLU_PME_TURN_OFF_GENERATE_PTO);
CSR_XS(csr_base, TLU_PME_TURN_OFF_GENERATE, reg);
return (DDI_SUCCESS);
}
/*
* Checks for link being in L1idle state.
* Returns
* DDI_SUCCESS - if the link is in L1idle
* DDI_FAILURE - if the link is not in L1idle
*/
int
px_link_wait4l1idle(caddr_t csr_base)
{
uint8_t ltssm_state;
int ntries = px_max_l1_tries;
while (ntries > 0) {
ltssm_state = CSR_FR(csr_base, LPU_LTSSM_STATUS1, LTSSM_STATE);
if (ltssm_state == LPU_LTSSM_L1_IDLE || (--ntries <= 0))
break;
delay(1);
}
DBG(DBG_PWR, NULL, "check_for_l1idle: ltssm_state %x\n", ltssm_state);
return ((ltssm_state == LPU_LTSSM_L1_IDLE) ? DDI_SUCCESS : DDI_FAILURE);
}
/*
* Tranisition the link to L0, after it is down.
*/
int
px_link_retrain(caddr_t csr_base)
{
volatile uint64_t reg;
reg = CSR_XR(csr_base, TLU_CONTROL);
if (!(reg & (1ull << TLU_REMAIN_DETECT_QUIET))) {
DBG(DBG_PWR, NULL, "retrain_link: detect.quiet bit not set\n");
return (DDI_FAILURE);
}
/* Clear link down bit in TLU Other Event Clear Status Register. */
CSR_BS(csr_base, TLU_OTHER_EVENT_STATUS_CLEAR, LDN_P);
/* Clear Drain bit in TLU Status Register */
CSR_BS(csr_base, TLU_STATUS, DRAIN);
/* Clear Remain in Detect.Quiet bit in TLU Control Register */
reg = CSR_XR(csr_base, TLU_CONTROL);
reg &= ~(1ull << TLU_REMAIN_DETECT_QUIET);
CSR_XS(csr_base, TLU_CONTROL, reg);
return (DDI_SUCCESS);
}
void
px_enable_detect_quiet(caddr_t csr_base)
{
volatile uint64_t tlu_ctrl;
tlu_ctrl = CSR_XR(csr_base, TLU_CONTROL);
tlu_ctrl |= (1ull << TLU_REMAIN_DETECT_QUIET);
CSR_XS(csr_base, TLU_CONTROL, tlu_ctrl);
}
static uint_t
oberon_hp_pwron(caddr_t csr_base)
{
volatile uint64_t reg;
boolean_t link_retry, link_up;
int loop, i;
DBG(DBG_HP, NULL, "oberon_hp_pwron the slot\n");
/* Check Leaf Reset status */
reg = CSR_XR(csr_base, ILU_ERROR_LOG_ENABLE);
if (!(reg & (1ull << ILU_ERROR_LOG_ENABLE_SPARE3))) {
DBG(DBG_HP, NULL, "oberon_hp_pwron fails: leaf not reset\n");
goto fail;
}
/* Check HP Capable */
if (!CSR_BR(csr_base, TLU_SLOT_CAPABILITIES, HP)) {
DBG(DBG_HP, NULL, "oberon_hp_pwron fails: leaf not "
"hotplugable\n");
goto fail;
}
/* Check Slot status */
reg = CSR_XR(csr_base, TLU_SLOT_STATUS);
if (!(reg & (1ull << TLU_SLOT_STATUS_PSD)) ||
(reg & (1ull << TLU_SLOT_STATUS_MRLS))) {
DBG(DBG_HP, NULL, "oberon_hp_pwron fails: slot status %lx\n",
reg);
goto fail;
}
/* Blink power LED, this is done from pciehpc already */
/* Turn on slot power */
CSR_BS(csr_base, HOTPLUG_CONTROL, PWREN);
/* power fault detection */
delay(drv_usectohz(25000));
CSR_BS(csr_base, TLU_SLOT_STATUS, PWFD);
CSR_BC(csr_base, HOTPLUG_CONTROL, PWREN);
/* wait to check power state */
delay(drv_usectohz(25000));
if (!CSR_BR(csr_base, TLU_SLOT_STATUS, PWFD)) {
DBG(DBG_HP, NULL, "oberon_hp_pwron fails: power fault\n");
goto fail1;
}
/* power is good */
CSR_BS(csr_base, HOTPLUG_CONTROL, PWREN);
delay(drv_usectohz(25000));
CSR_BS(csr_base, TLU_SLOT_STATUS, PWFD);
CSR_BS(csr_base, TLU_SLOT_CONTROL, PWFDEN);
/* Turn on slot clock */
CSR_BS(csr_base, HOTPLUG_CONTROL, CLKEN);
link_up = B_FALSE;
link_retry = B_FALSE;
for (loop = 0; (loop < link_retry_count) && (link_up == B_FALSE);
loop++) {
if (link_retry == B_TRUE) {
DBG(DBG_HP, NULL, "oberon_hp_pwron : retry link loop "
"%d\n", loop);
CSR_BS(csr_base, TLU_CONTROL, DRN_TR_DIS);
CSR_XS(csr_base, FLP_PORT_CONTROL, 0x1);
delay(drv_usectohz(10000));
CSR_BC(csr_base, TLU_CONTROL, DRN_TR_DIS);
CSR_BS(csr_base, TLU_DIAGNOSTIC, IFC_DIS);
CSR_BC(csr_base, HOTPLUG_CONTROL, N_PERST);
delay(drv_usectohz(50000));
}
/* Release PCI-E Reset */
delay(drv_usectohz(wait_perst));
CSR_BS(csr_base, HOTPLUG_CONTROL, N_PERST);
/*
* Open events' mask
* This should be done from pciehpc already
*/
/* Enable PCIE port */
delay(drv_usectohz(wait_enable_port));
CSR_BS(csr_base, TLU_CONTROL, DRN_TR_DIS);
CSR_XS(csr_base, FLP_PORT_CONTROL, 0x20);
/* wait for the link up */
/* BEGIN CSTYLED */
for (i = 0; (i < 2) && (link_up == B_FALSE); i++) {
delay(drv_usectohz(link_status_check));
reg = CSR_XR(csr_base, DLU_LINK_LAYER_STATUS);
if ((((reg >> DLU_LINK_LAYER_STATUS_INIT_FC_SM_STS) &
DLU_LINK_LAYER_STATUS_INIT_FC_SM_STS_MASK) ==
DLU_LINK_LAYER_STATUS_INIT_FC_SM_STS_FC_INIT_DONE) &&
(reg & (1ull << DLU_LINK_LAYER_STATUS_DLUP_STS)) &&
((reg &
DLU_LINK_LAYER_STATUS_LNK_STATE_MACH_STS_MASK) ==
DLU_LINK_LAYER_STATUS_LNK_STATE_MACH_STS_DL_ACTIVE)) {
DBG(DBG_HP, NULL, "oberon_hp_pwron : "
"link is up\n");
link_up = B_TRUE;
} else
link_retry = B_TRUE;
}
/* END CSTYLED */
}
if (link_up == B_FALSE) {
DBG(DBG_HP, NULL, "oberon_hp_pwron fails to enable "
"PCI-E port\n");
goto fail2;
}
/* link is up */
CSR_BC(csr_base, TLU_DIAGNOSTIC, IFC_DIS);
CSR_BS(csr_base, FLP_PORT_ACTIVE_STATUS, TRAIN_ERROR);
CSR_BS(csr_base, TLU_UNCORRECTABLE_ERROR_STATUS_CLEAR, TE_P);
CSR_BS(csr_base, TLU_UNCORRECTABLE_ERROR_STATUS_CLEAR, TE_S);
CSR_BC(csr_base, TLU_CONTROL, DRN_TR_DIS);
/* Restore LUP/LDN */
reg = CSR_XR(csr_base, TLU_OTHER_EVENT_LOG_ENABLE);
if (px_tlu_oe_log_mask & (1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_P))
reg |= 1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_P;
if (px_tlu_oe_log_mask & (1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_P))
reg |= 1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_P;
if (px_tlu_oe_log_mask & (1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_S))
reg |= 1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_S;
if (px_tlu_oe_log_mask & (1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_S))
reg |= 1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_S;
CSR_XS(csr_base, TLU_OTHER_EVENT_LOG_ENABLE, reg);
/*
* Initialize Leaf
* SPLS = 00b, SPLV = 11001b, i.e. 25W
*/
reg = CSR_XR(csr_base, TLU_SLOT_CAPABILITIES);
reg &= ~(TLU_SLOT_CAPABILITIES_SPLS_MASK <<
TLU_SLOT_CAPABILITIES_SPLS);
reg &= ~(TLU_SLOT_CAPABILITIES_SPLV_MASK <<
TLU_SLOT_CAPABILITIES_SPLV);
reg |= (0x19 << TLU_SLOT_CAPABILITIES_SPLV);
CSR_XS(csr_base, TLU_SLOT_CAPABILITIES, reg);
/* Turn on Power LED */
reg = CSR_XR(csr_base, TLU_SLOT_CONTROL);
reg &= ~PCIE_SLOTCTL_PWR_INDICATOR_MASK;
reg = pcie_slotctl_pwr_indicator_set(reg,
PCIE_SLOTCTL_INDICATOR_STATE_ON);
CSR_XS(csr_base, TLU_SLOT_CONTROL, reg);
/* Notify to SCF */
if (CSR_BR(csr_base, HOTPLUG_CONTROL, SLOTPON))
CSR_BC(csr_base, HOTPLUG_CONTROL, SLOTPON);
else
CSR_BS(csr_base, HOTPLUG_CONTROL, SLOTPON);
/* Wait for one second */
delay(drv_usectohz(1000000));
return (DDI_SUCCESS);
fail2:
/* Link up is failed */
CSR_BS(csr_base, FLP_PORT_CONTROL, PORT_DIS);
CSR_BC(csr_base, HOTPLUG_CONTROL, N_PERST);
delay(drv_usectohz(150));
CSR_BC(csr_base, HOTPLUG_CONTROL, CLKEN);
delay(drv_usectohz(100));
fail1:
CSR_BC(csr_base, TLU_SLOT_CONTROL, PWFDEN);
CSR_BC(csr_base, HOTPLUG_CONTROL, PWREN);
reg = CSR_XR(csr_base, TLU_SLOT_CONTROL);
reg &= ~PCIE_SLOTCTL_PWR_INDICATOR_MASK;
reg = pcie_slotctl_pwr_indicator_set(reg,
PCIE_SLOTCTL_INDICATOR_STATE_OFF);
CSR_XS(csr_base, TLU_SLOT_CONTROL, reg);
CSR_BC(csr_base, TLU_SLOT_STATUS, PWFD);
fail:
return ((uint_t)DDI_FAILURE);
}
hrtime_t oberon_leaf_reset_timeout = 120ll * NANOSEC; /* 120 seconds */
static uint_t
oberon_hp_pwroff(caddr_t csr_base)
{
volatile uint64_t reg;
volatile uint64_t reg_tluue, reg_tluce;
hrtime_t start_time, end_time;
DBG(DBG_HP, NULL, "oberon_hp_pwroff the slot\n");
/* Blink power LED, this is done from pciehpc already */
/* Clear Slot Event */
CSR_BS(csr_base, TLU_SLOT_STATUS, PSDC);
CSR_BS(csr_base, TLU_SLOT_STATUS, PWFD);
/* DRN_TR_DIS on */
CSR_BS(csr_base, TLU_CONTROL, DRN_TR_DIS);
delay(drv_usectohz(10000));
/* Disable LUP/LDN */
reg = CSR_XR(csr_base, TLU_OTHER_EVENT_LOG_ENABLE);
reg &= ~((1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_P) |
(1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_P) |
(1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_S) |
(1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_S));
CSR_XS(csr_base, TLU_OTHER_EVENT_LOG_ENABLE, reg);
/* Save the TLU registers */
reg_tluue = CSR_XR(csr_base, TLU_UNCORRECTABLE_ERROR_LOG_ENABLE);
reg_tluce = CSR_XR(csr_base, TLU_CORRECTABLE_ERROR_LOG_ENABLE);
/* All clear */
CSR_XS(csr_base, TLU_UNCORRECTABLE_ERROR_LOG_ENABLE, 0);
CSR_XS(csr_base, TLU_CORRECTABLE_ERROR_LOG_ENABLE, 0);
/* Disable port */
CSR_BS(csr_base, FLP_PORT_CONTROL, PORT_DIS);
/* PCIE reset */
delay(drv_usectohz(10000));
CSR_BC(csr_base, HOTPLUG_CONTROL, N_PERST);
/* PCIE clock stop */
delay(drv_usectohz(150));
CSR_BC(csr_base, HOTPLUG_CONTROL, CLKEN);
/* Turn off slot power */
delay(drv_usectohz(100));
CSR_BC(csr_base, TLU_SLOT_CONTROL, PWFDEN);
CSR_BC(csr_base, HOTPLUG_CONTROL, PWREN);
delay(drv_usectohz(25000));
CSR_BS(csr_base, TLU_SLOT_STATUS, PWFD);
/* write 0 to bit 7 of ILU Error Log Enable Register */
CSR_BC(csr_base, ILU_ERROR_LOG_ENABLE, SPARE3);
/* Set back TLU registers */
CSR_XS(csr_base, TLU_UNCORRECTABLE_ERROR_LOG_ENABLE, reg_tluue);
CSR_XS(csr_base, TLU_CORRECTABLE_ERROR_LOG_ENABLE, reg_tluce);
/* Power LED off */
reg = CSR_XR(csr_base, TLU_SLOT_CONTROL);
reg &= ~PCIE_SLOTCTL_PWR_INDICATOR_MASK;
reg = pcie_slotctl_pwr_indicator_set(reg,
PCIE_SLOTCTL_INDICATOR_STATE_OFF);
CSR_XS(csr_base, TLU_SLOT_CONTROL, reg);
/* Indicator LED blink */
reg = CSR_XR(csr_base, TLU_SLOT_CONTROL);
reg &= ~PCIE_SLOTCTL_ATTN_INDICATOR_MASK;
reg = pcie_slotctl_attn_indicator_set(reg,
PCIE_SLOTCTL_INDICATOR_STATE_BLINK);
CSR_XS(csr_base, TLU_SLOT_CONTROL, reg);
/* Notify to SCF */
if (CSR_BR(csr_base, HOTPLUG_CONTROL, SLOTPON))
CSR_BC(csr_base, HOTPLUG_CONTROL, SLOTPON);
else
CSR_BS(csr_base, HOTPLUG_CONTROL, SLOTPON);
start_time = gethrtime();
/* Check Leaf Reset status */
while (!(CSR_BR(csr_base, ILU_ERROR_LOG_ENABLE, SPARE3))) {
if ((end_time = (gethrtime() - start_time)) >
oberon_leaf_reset_timeout) {
cmn_err(CE_WARN, "Oberon leaf reset is not completed, "
"even after waiting %llx ticks", end_time);
break;
}
/* Wait for one second */
delay(drv_usectohz(1000000));
}
/* Indicator LED off */
reg = CSR_XR(csr_base, TLU_SLOT_CONTROL);
reg &= ~PCIE_SLOTCTL_ATTN_INDICATOR_MASK;
reg = pcie_slotctl_attn_indicator_set(reg,
PCIE_SLOTCTL_INDICATOR_STATE_OFF);
CSR_XS(csr_base, TLU_SLOT_CONTROL, reg);
return (DDI_SUCCESS);
}
static uint_t
oberon_hpreg_get(void *cookie, off_t off)
{
caddr_t csr_base = *(caddr_t *)cookie;
volatile uint64_t val = -1ull;
switch (off) {
case PCIE_SLOTCAP:
val = CSR_XR(csr_base, TLU_SLOT_CAPABILITIES);
break;
case PCIE_SLOTCTL:
val = CSR_XR(csr_base, TLU_SLOT_CONTROL);
/* Get the power state */
val |= (CSR_XR(csr_base, HOTPLUG_CONTROL) &
(1ull << HOTPLUG_CONTROL_PWREN)) ?
0 : PCIE_SLOTCTL_PWR_CONTROL;
break;
case PCIE_SLOTSTS:
val = CSR_XR(csr_base, TLU_SLOT_STATUS);
break;
case PCIE_LINKCAP:
val = CSR_XR(csr_base, TLU_LINK_CAPABILITIES);
break;
case PCIE_LINKSTS:
val = CSR_XR(csr_base, TLU_LINK_STATUS);
break;
default:
DBG(DBG_HP, NULL, "oberon_hpreg_get(): "
"unsupported offset 0x%lx\n", off);
break;
}
return ((uint_t)val);
}
static uint_t
oberon_hpreg_put(void *cookie, off_t off, uint_t val)
{
caddr_t csr_base = *(caddr_t *)cookie;
volatile uint64_t pwr_state_on, pwr_fault;
uint_t pwr_off, ret = DDI_SUCCESS;
DBG(DBG_HP, NULL, "oberon_hpreg_put 0x%lx: cur %x, new %x\n",
off, oberon_hpreg_get(cookie, off), val);
switch (off) {
case PCIE_SLOTCTL:
/*
* Depending on the current state, insertion or removal
* will go through their respective sequences.
*/
pwr_state_on = CSR_BR(csr_base, HOTPLUG_CONTROL, PWREN);
pwr_off = val & PCIE_SLOTCTL_PWR_CONTROL;
if (!pwr_off && !pwr_state_on)
ret = oberon_hp_pwron(csr_base);
else if (pwr_off && pwr_state_on) {
pwr_fault = CSR_XR(csr_base, TLU_SLOT_STATUS) &
(1ull << TLU_SLOT_STATUS_PWFD);
if (pwr_fault) {
DBG(DBG_HP, NULL, "oberon_hpreg_put: power "
"off because of power fault\n");
CSR_BC(csr_base, HOTPLUG_CONTROL, PWREN);
}
else
ret = oberon_hp_pwroff(csr_base);
} else
CSR_XS(csr_base, TLU_SLOT_CONTROL, val);
break;
case PCIE_SLOTSTS:
CSR_XS(csr_base, TLU_SLOT_STATUS, val);
break;
default:
DBG(DBG_HP, NULL, "oberon_hpreg_put(): "
"unsupported offset 0x%lx\n", off);
ret = (uint_t)DDI_FAILURE;
break;
}
return (ret);
}
int
hvio_hotplug_init(dev_info_t *dip, void *arg)
{
pcie_hp_regops_t *regops = (pcie_hp_regops_t *)arg;
px_t *px_p = DIP_TO_STATE(dip);
pxu_t *pxu_p = (pxu_t *)px_p->px_plat_p;
volatile uint64_t reg;
if (PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON) {
if (!CSR_BR((caddr_t)pxu_p->px_address[PX_REG_CSR],
TLU_SLOT_CAPABILITIES, HP)) {
DBG(DBG_HP, NULL, "%s%d: hotplug capabale not set\n",
ddi_driver_name(dip), ddi_get_instance(dip));
return (DDI_FAILURE);
}
/* For empty or disconnected slot, disable LUP/LDN */
if (!CSR_BR((caddr_t)pxu_p->px_address[PX_REG_CSR],
TLU_SLOT_STATUS, PSD) ||
!CSR_BR((caddr_t)pxu_p->px_address[PX_REG_CSR],
HOTPLUG_CONTROL, PWREN)) {
reg = CSR_XR((caddr_t)pxu_p->px_address[PX_REG_CSR],
TLU_OTHER_EVENT_LOG_ENABLE);
reg &= ~((1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_P) |
(1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_P) |
(1ull << TLU_OTHER_EVENT_STATUS_SET_LDN_S) |
(1ull << TLU_OTHER_EVENT_STATUS_SET_LUP_S));
CSR_XS((caddr_t)pxu_p->px_address[PX_REG_CSR],
TLU_OTHER_EVENT_LOG_ENABLE, reg);
}
regops->get = oberon_hpreg_get;
regops->put = oberon_hpreg_put;
/* cookie is the csr_base */
regops->cookie = (void *)&pxu_p->px_address[PX_REG_CSR];
return (DDI_SUCCESS);
}
return (DDI_ENOTSUP);
}
int
hvio_hotplug_uninit(dev_info_t *dip)
{
px_t *px_p = DIP_TO_STATE(dip);
pxu_t *pxu_p = (pxu_t *)px_p->px_plat_p;
if (PX_CHIP_TYPE(pxu_p) == PX_CHIP_OBERON)
return (DDI_SUCCESS);
return (DDI_FAILURE);
}
|